{"title":"Topological exploration for the efficient design of three-dimensional Network on Chip architectures","authors":"Malathi Naddunoori, D. M","doi":"10.1109/ICAECC50550.2020.9339506","DOIUrl":null,"url":null,"abstract":"With the advent of nanoscale computing the new era of communications demand IC technologies with lesser silicon footprint, low power consumption and higher bandwidths. There has been a paradigm shift from conventional bus based approach to Network on Chip (NoC) approach because of technology constraints. The NoC technology with shorter wires and layered structured forms the 3D Network on Chip which forms a promising and emerging field of research. Architecture of 3D NoC's, Topologies, Interconnects, Routing of 3D NoC's are indeed novel areas of exploration. The 3D IC's enable the optical devices, analog circuitry and digital circuitry in three different layers which is a unique feature to develop highly heterogeneous and multifunctional systems. This paper discusses about the basics of NoC's, 3D NoC's layout and detailed description of 3D NoC Topologies. All the distinct features of Topologies are listed and clustered Topologies seem to be the promising Topologies for nano scale design if clock and thermal issues are to be overcome with proper approach in 3D NoC's.","PeriodicalId":196343,"journal":{"name":"2020 Third International Conference on Advances in Electronics, Computers and Communications (ICAECC)","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-12-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 Third International Conference on Advances in Electronics, Computers and Communications (ICAECC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAECC50550.2020.9339506","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
With the advent of nanoscale computing the new era of communications demand IC technologies with lesser silicon footprint, low power consumption and higher bandwidths. There has been a paradigm shift from conventional bus based approach to Network on Chip (NoC) approach because of technology constraints. The NoC technology with shorter wires and layered structured forms the 3D Network on Chip which forms a promising and emerging field of research. Architecture of 3D NoC's, Topologies, Interconnects, Routing of 3D NoC's are indeed novel areas of exploration. The 3D IC's enable the optical devices, analog circuitry and digital circuitry in three different layers which is a unique feature to develop highly heterogeneous and multifunctional systems. This paper discusses about the basics of NoC's, 3D NoC's layout and detailed description of 3D NoC Topologies. All the distinct features of Topologies are listed and clustered Topologies seem to be the promising Topologies for nano scale design if clock and thermal issues are to be overcome with proper approach in 3D NoC's.