4H-SiC Trench-gate MOSFET with JTE termination

Zhengyun Zhu, Na Ren, Hongyi Xu, Li Liu, Kuang Sheng
{"title":"4H-SiC Trench-gate MOSFET with JTE termination","authors":"Zhengyun Zhu, Na Ren, Hongyi Xu, Li Liu, Kuang Sheng","doi":"10.1109/SSLChinaIFWS57942.2023.10071072","DOIUrl":null,"url":null,"abstract":"4H-SiC Trench-gate MOSFET with JTE terminationIn this paper, a 4H-SiC trench-gate MOSFET is reported with detailed introduction on cell design, fabrication and characterization. The proposed trench-gate MOSFET features an asymmetric cell structure, in which the channels are distributed along a-face (11-20). High energy Al ion implantation is utilized to form deep P+ shielding region, which alleviates the electric field crowding in the oxide layer at the bottom of gate trench. In terms of the termination, a JTE structure is designed and realized with single-step ICP etching. The proposed 4H-SiC trench-gate MOSFET is fabricated on a 4-inch epitaxial wafer with a 3-layer P/N/N-design. After electrode patterning, the devices are tested and characterized on wafer with B1505A. Based on the measurement results, analysis and discussion are presented.","PeriodicalId":145298,"journal":{"name":"2022 19th China International Forum on Solid State Lighting & 2022 8th International Forum on Wide Bandgap Semiconductors (SSLCHINA: IFWS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-02-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 19th China International Forum on Solid State Lighting & 2022 8th International Forum on Wide Bandgap Semiconductors (SSLCHINA: IFWS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SSLChinaIFWS57942.2023.10071072","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

4H-SiC Trench-gate MOSFET with JTE terminationIn this paper, a 4H-SiC trench-gate MOSFET is reported with detailed introduction on cell design, fabrication and characterization. The proposed trench-gate MOSFET features an asymmetric cell structure, in which the channels are distributed along a-face (11-20). High energy Al ion implantation is utilized to form deep P+ shielding region, which alleviates the electric field crowding in the oxide layer at the bottom of gate trench. In terms of the termination, a JTE structure is designed and realized with single-step ICP etching. The proposed 4H-SiC trench-gate MOSFET is fabricated on a 4-inch epitaxial wafer with a 3-layer P/N/N-design. After electrode patterning, the devices are tested and characterized on wafer with B1505A. Based on the measurement results, analysis and discussion are presented.
带JTE终端的4H-SiC沟槽栅MOSFET
本文报道了一种具有JTE终端的4H-SiC沟槽栅极MOSFET,并详细介绍了电池的设计、制造和性能。所提出的沟栅MOSFET具有不对称单元结构,其中沟道沿a面分布(11-20)。利用高能Al离子注入形成深部P+屏蔽区,缓解了栅槽底部氧化层的电场拥挤。在终端方面,设计了一种JTE结构,并采用单步ICP刻蚀法实现。提出的4H-SiC沟槽栅MOSFET采用3层P/N/N设计,在4英寸外延晶片上制造。电极图案化后,用B1505A在晶圆上对器件进行了测试和表征。根据测量结果,进行了分析和讨论。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信