HDL and design techniques analysis for FPGA & ASIC synthesis

Paola Ceminari, Ariel Oroz De Gaetano, Jorge Bellini, M. D. Federico
{"title":"HDL and design techniques analysis for FPGA & ASIC synthesis","authors":"Paola Ceminari, Ariel Oroz De Gaetano, Jorge Bellini, M. D. Federico","doi":"10.1109/PRIME-LA.2017.7899168","DOIUrl":null,"url":null,"abstract":"This work presents the design of a Morse decoder implemented using fourteen different architectures described in Verilog. All designs are synthesized in FPGA and ASIC, using Xilinx ISE and Vivado for the former and Leonardo Spectrum and Design Compiler for the latter. The performance and resource requirements after synthesis of each architecture are compared to gain insight on the impact caused by using different design styles, description techniques, architectural variants and the circuit’s final target.","PeriodicalId":163037,"journal":{"name":"2017 1st Conference on PhD Research in Microelectronics and Electronics Latin America (PRIME-LA)","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 1st Conference on PhD Research in Microelectronics and Electronics Latin America (PRIME-LA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PRIME-LA.2017.7899168","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This work presents the design of a Morse decoder implemented using fourteen different architectures described in Verilog. All designs are synthesized in FPGA and ASIC, using Xilinx ISE and Vivado for the former and Leonardo Spectrum and Design Compiler for the latter. The performance and resource requirements after synthesis of each architecture are compared to gain insight on the impact caused by using different design styles, description techniques, architectural variants and the circuit’s final target.
FPGA与ASIC合成的HDL与设计技术分析
这项工作介绍了使用Verilog中描述的14种不同架构实现的莫尔斯解码器的设计。所有设计均在FPGA和ASIC中合成,前者使用Xilinx ISE和Vivado,后者使用Leonardo Spectrum和Design Compiler。综合每个架构后的性能和资源需求进行比较,以深入了解使用不同的设计风格,描述技术,架构变体和电路的最终目标所造成的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信