Modeling and analysis of gate leakage in ultra-thin oxide sub-50nm double gate devices and circuits

S. Mukhopadhyay, Keunwoo Kim, Jae-Joon Kim, S. Lo, R. Joshi, C. Chuang, K. Roy
{"title":"Modeling and analysis of gate leakage in ultra-thin oxide sub-50nm double gate devices and circuits","authors":"S. Mukhopadhyay, Keunwoo Kim, Jae-Joon Kim, S. Lo, R. Joshi, C. Chuang, K. Roy","doi":"10.1109/ISQED.2005.77","DOIUrl":null,"url":null,"abstract":"Double gate (DG) FET have emerged as the most promising technology for sub-50 nm transistor design. However, analysis and control of the gate tunneling leakage in DGFET is necessary to fully exploit their advantages. In this paper we have modeled (numerically and analytically) and analyzed gate-to-channel leakage in different DGFET structures, namely, doped body symmetric device (SymDG) with polysilicon gates, intrinsic body symmetric device with metal gates (MGDG) and intrinsic body asymmetric device (AsymDG) with different front and back gate materials. It is observed that, use of (near-mid-gap) metal gate and intrinsic body can result in 3-4/spl times/ reduction in gate-to-channel leakage compared to the SymDG structure.","PeriodicalId":333840,"journal":{"name":"Sixth international symposium on quality electronic design (isqed'05)","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-03-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Sixth international symposium on quality electronic design (isqed'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2005.77","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

Double gate (DG) FET have emerged as the most promising technology for sub-50 nm transistor design. However, analysis and control of the gate tunneling leakage in DGFET is necessary to fully exploit their advantages. In this paper we have modeled (numerically and analytically) and analyzed gate-to-channel leakage in different DGFET structures, namely, doped body symmetric device (SymDG) with polysilicon gates, intrinsic body symmetric device with metal gates (MGDG) and intrinsic body asymmetric device (AsymDG) with different front and back gate materials. It is observed that, use of (near-mid-gap) metal gate and intrinsic body can result in 3-4/spl times/ reduction in gate-to-channel leakage compared to the SymDG structure.
超薄氧化亚50nm双栅器件和电路的栅极泄漏建模与分析
双栅场效应管(DG)已成为50纳米以下晶体管设计中最有前途的技术。然而,为了充分发挥DGFET的优势,有必要对其栅极隧穿泄漏进行分析和控制。在本文中,我们对不同DGFET结构,即具有多晶硅栅极的掺杂体对称器件(SymDG),具有金属栅极的本构体对称器件(MGDG)和具有不同前后栅极材料的本构体非对称器件(AsymDG)进行了模拟(数值和解析)和分析。可以观察到,与SymDG结构相比,使用(近中隙)金属栅极和本质体可以导致栅极到通道泄漏减少3-4倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信