Greater than 2-bits/cell MLC storage for ultra high density phase change memory using a novel sensing scheme

J. Y. Wu, W. Khwa, M. Lee, H. Li, S. Lai, T. Su, M. Wei, T. Wang, M. BrightSky, T. S. Chen, W. Chien, S. Kim, R. Cheek, H. Cheng, E. Lai, Y. Zhu, H. Lung, C. Lam
{"title":"Greater than 2-bits/cell MLC storage for ultra high density phase change memory using a novel sensing scheme","authors":"J. Y. Wu, W. Khwa, M. Lee, H. Li, S. Lai, T. Su, M. Wei, T. Wang, M. BrightSky, T. S. Chen, W. Chien, S. Kim, R. Cheek, H. Cheng, E. Lai, Y. Zhu, H. Lung, C. Lam","doi":"10.1109/VLSIT.2015.7223706","DOIUrl":null,"url":null,"abstract":"Multi-level-cell (MLC) is a critical technology to achieve low bit cost for phase change memory. However, resistance drift is an intrinsic material property that kills memory window and imposes formidable challenges for MLC. In this work, we report a radically different sensing concept that exploits the non-linear R-V characteristics of PCM that can easily accommodate 8 resistance levels in three independent 10X sensing windows (100KΩ~1MΩ × 3) all on same read speed. Each sensing window only needs to store 2~3 resistance levels instead of 8 levels needed in conventional MLC method, thus can tolerate resistance drift without closing the memory windows. A maximum of 16 levels of MLC is demonstrated on a 256Mb chip that is suitable for 4-bits/cell application.","PeriodicalId":181654,"journal":{"name":"2015 Symposium on VLSI Technology (VLSI Technology)","volume":"157 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-06-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 Symposium on VLSI Technology (VLSI Technology)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.2015.7223706","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

Abstract

Multi-level-cell (MLC) is a critical technology to achieve low bit cost for phase change memory. However, resistance drift is an intrinsic material property that kills memory window and imposes formidable challenges for MLC. In this work, we report a radically different sensing concept that exploits the non-linear R-V characteristics of PCM that can easily accommodate 8 resistance levels in three independent 10X sensing windows (100KΩ~1MΩ × 3) all on same read speed. Each sensing window only needs to store 2~3 resistance levels instead of 8 levels needed in conventional MLC method, thus can tolerate resistance drift without closing the memory windows. A maximum of 16 levels of MLC is demonstrated on a 256Mb chip that is suitable for 4-bits/cell application.
使用一种新颖的传感方案,用于超高密度相变存储器的大于2位/单元的MLC存储
多电平单元(MLC)是实现相变存储器低比特成本的关键技术。然而,电阻漂移是一种固有的材料特性,它杀死了内存窗口,给MLC带来了巨大的挑战。在这项工作中,我们报告了一种完全不同的传感概念,该概念利用了PCM的非线性R-V特性,可以在三个独立的10X传感窗口(100KΩ~1MΩ × 3)中轻松容纳8个电阻电平,所有这些都具有相同的读取速度。每个传感窗口只需要存储2~3个电阻电平,而传统MLC方法需要存储8个电平,因此可以在不关闭记忆窗口的情况下容忍电阻漂移。在适合4位/单元应用的256Mb芯片上演示了最多16级MLC。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信