Impact of size effects on the resistivity of copper wires and consequently the design and performance of metal interconnect networks

R. Sarvari, A. Naeemi, R. Venkatesan, J. Meindl
{"title":"Impact of size effects on the resistivity of copper wires and consequently the design and performance of metal interconnect networks","authors":"R. Sarvari, A. Naeemi, R. Venkatesan, J. Meindl","doi":"10.1109/IITC.2005.1499978","DOIUrl":null,"url":null,"abstract":"The impact of surface and grain boundary scattering on the design of multi-level interconnect networks and their latency distributions is reported. For the 18-nm technology node (year 2018), it is shown that, despite more than 4/spl times/ increase in resistivity of copper for minimum size interconnects, the increase in the number of metal levels is negligible (less than 6.7%), and interconnects that will be affected most are so short that their impact on the chip performance is inconsequential.","PeriodicalId":156268,"journal":{"name":"Proceedings of the IEEE 2005 International Interconnect Technology Conference, 2005.","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-06-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"16","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 2005 International Interconnect Technology Conference, 2005.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IITC.2005.1499978","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 16

Abstract

The impact of surface and grain boundary scattering on the design of multi-level interconnect networks and their latency distributions is reported. For the 18-nm technology node (year 2018), it is shown that, despite more than 4/spl times/ increase in resistivity of copper for minimum size interconnects, the increase in the number of metal levels is negligible (less than 6.7%), and interconnects that will be affected most are so short that their impact on the chip performance is inconsequential.
尺寸效应对铜线电阻率的影响,从而影响金属互连网络的设计和性能
本文报道了表面散射和晶界散射对多级互连网络设计及其延迟分布的影响。对于18nm技术节点(2018年),研究表明,尽管最小尺寸互连的铜电阻率增加了4/spl倍以上,但金属层数的增加可以忽略不计(小于6.7%),并且受影响最大的互连是如此之短,以至于它们对芯片性能的影响是微不足道的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信