Modeling power bus decoupling on multilayer printed circuit boards

J. Drewniak, T. Hubing, T. P. Vandoren, P. Baudendistal
{"title":"Modeling power bus decoupling on multilayer printed circuit boards","authors":"J. Drewniak, T. Hubing, T. P. Vandoren, P. Baudendistal","doi":"10.1109/ISEMC.1994.385605","DOIUrl":null,"url":null,"abstract":"Power bus decoupling designs on multilayer printed circuit boards must adequately account for the power bus interplane capacitance and its consequences for the design. Lumped element models for a power bus on a multilayer printed circuit board where an appreciable or entire portion of a layer is devoted to power and ground have been developed. The models are applicable below the distributed resonances of the board. Analytical, circuit simulation, and experimental studies have been conducted to test the models, investigate the effects of the distributed interplane capacitance of the power bus, and the effect of interconnect inductance associated with surface-mount decoupling capacitors.<<ETX>>","PeriodicalId":154914,"journal":{"name":"Proceedings of IEEE Symposium on Electromagnetic Compatibility","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-08-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"25","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of IEEE Symposium on Electromagnetic Compatibility","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISEMC.1994.385605","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 25

Abstract

Power bus decoupling designs on multilayer printed circuit boards must adequately account for the power bus interplane capacitance and its consequences for the design. Lumped element models for a power bus on a multilayer printed circuit board where an appreciable or entire portion of a layer is devoted to power and ground have been developed. The models are applicable below the distributed resonances of the board. Analytical, circuit simulation, and experimental studies have been conducted to test the models, investigate the effects of the distributed interplane capacitance of the power bus, and the effect of interconnect inductance associated with surface-mount decoupling capacitors.<>
多层印刷电路板上电源总线去耦建模
多层印刷电路板上的电源总线去耦设计必须充分考虑电源总线平面间电容及其对设计的影响。已经开发了用于多层印刷电路板上的电源总线的集总元件模型,其中一层的相当一部分或整个部分专门用于电源和地。该模型适用于板的分布共振以下。通过分析、电路仿真和实验研究对模型进行了测试,研究了电源总线的分布面间电容的影响,以及与表面贴装去耦电容器相关的互连电感的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信