A 49-dB DR wide locking range hybrid AGC for an ISM-band receiver in 0.18 um CMOS

Ying Song, Xiaobao Yu, Zongming Jin, B. Chi
{"title":"A 49-dB DR wide locking range hybrid AGC for an ISM-band receiver in 0.18 um CMOS","authors":"Ying Song, Xiaobao Yu, Zongming Jin, B. Chi","doi":"10.1109/RFIT.2014.6933265","DOIUrl":null,"url":null,"abstract":"A wide locking range hybrid automatic gain control (AGC) loop for an ISM-band receiver is presented. It is composed of a three-stage Programmable Gain Amplifier (PGA), a differential-output Received Signal Strength Indicator (RSSI), a SAR ADC and control algorithm logic. The indicator's transfer function is realized in three segments, each of them covering 20dBm input range, in order to achieve higher sensitivity. The PGA gain can be configured either automatically by the AGC loop, or manually through the SPI interface. Implemented in 0.18um CMOS, measurement results show that the PGA dynamic range covers from 0.2 to 49.3dB, with 0.98 dB gain steps on average. The RSSI achieves maximum 70mV/dBm input sensitivity and 0.3-1.4V output range with a simulated maximum settling time of 8us. The proposed AGC consumes 3.2 mA current from a 1.7V supply.","PeriodicalId":281858,"journal":{"name":"2014 IEEE International Symposium on Radio-Frequency Integration Technology","volume":"49 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-10-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE International Symposium on Radio-Frequency Integration Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIT.2014.6933265","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

A wide locking range hybrid automatic gain control (AGC) loop for an ISM-band receiver is presented. It is composed of a three-stage Programmable Gain Amplifier (PGA), a differential-output Received Signal Strength Indicator (RSSI), a SAR ADC and control algorithm logic. The indicator's transfer function is realized in three segments, each of them covering 20dBm input range, in order to achieve higher sensitivity. The PGA gain can be configured either automatically by the AGC loop, or manually through the SPI interface. Implemented in 0.18um CMOS, measurement results show that the PGA dynamic range covers from 0.2 to 49.3dB, with 0.98 dB gain steps on average. The RSSI achieves maximum 70mV/dBm input sensitivity and 0.3-1.4V output range with a simulated maximum settling time of 8us. The proposed AGC consumes 3.2 mA current from a 1.7V supply.
用于ism波段接收机的49 db DR宽锁定范围混合AGC,采用0.18 um CMOS
提出了一种用于ism波段接收机的宽锁定范围混合自动增益控制(AGC)环路。它由一个三级可编程增益放大器(PGA)、一个差分输出接收信号强度指示器(RSSI)、一个SAR ADC和控制算法逻辑组成。为了实现更高的灵敏度,指示器的传递函数分三段实现,每段覆盖20dBm输入范围。PGA增益可以通过AGC环路自动配置,也可以通过SPI接口手动配置。测量结果表明,在0.18um CMOS上实现的PGA动态范围为0.2 ~ 49.3dB,平均增益步长为0.98 dB。RSSI实现最大70mV/dBm输入灵敏度和0.3-1.4V输出范围,模拟最大稳定时间为8us。提议的AGC从1.7V电源消耗3.2 mA电流。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信