Simulation-based verification of power aware System-on-Chip designs using UPF IEEE 1801

C. Trummer, C. M. Kirchsteiger, C. Steger, R. Weiss, D. Dalton, M. Pistauer
{"title":"Simulation-based verification of power aware System-on-Chip designs using UPF IEEE 1801","authors":"C. Trummer, C. M. Kirchsteiger, C. Steger, R. Weiss, D. Dalton, M. Pistauer","doi":"10.1109/NORCHP.2009.5397836","DOIUrl":null,"url":null,"abstract":"For System-on-Chips (SoCs) the most critical design constraint is power dissipation. Therefore, power aware design should be introduced at early stages of SoC design where it has the highest benefits for power reduction. This also lowers the design complexity and verification effort. Until recently, capabilities to describe and verify the power design early were inadequate which often led to late re-design. Lately, the IEEE 1801 Standard for Design and Verification of Low Power Integrated Circuits, an extension of the Unified Power Format (UPF) was approved. This work uses the new IEEE 1801 standard to describe power aware design. The power design is automatically translated into an executable hierarchy parallel to the system design. Simulation results from system and power design are used to automatically verify the SoC's power aware design against its specifications.","PeriodicalId":308859,"journal":{"name":"2009 NORCHIP","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"16","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 NORCHIP","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NORCHP.2009.5397836","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 16

Abstract

For System-on-Chips (SoCs) the most critical design constraint is power dissipation. Therefore, power aware design should be introduced at early stages of SoC design where it has the highest benefits for power reduction. This also lowers the design complexity and verification effort. Until recently, capabilities to describe and verify the power design early were inadequate which often led to late re-design. Lately, the IEEE 1801 Standard for Design and Verification of Low Power Integrated Circuits, an extension of the Unified Power Format (UPF) was approved. This work uses the new IEEE 1801 standard to describe power aware design. The power design is automatically translated into an executable hierarchy parallel to the system design. Simulation results from system and power design are used to automatically verify the SoC's power aware design against its specifications.
基于UPF IEEE 1801的功耗感知片上系统设计的仿真验证
对于片上系统(soc)来说,最关键的设计约束是功耗。因此,功耗感知设计应该在SoC设计的早期阶段引入,因为它在降低功耗方面具有最高的优势。这也降低了设计的复杂性和验证的工作量。直到最近,早期描述和验证电源设计的能力还不够,这经常导致后期重新设计。最近,IEEE 1801低功耗集成电路设计和验证标准,统一电源格式(UPF)的扩展被批准。这项工作使用新的IEEE 1801标准来描述功率感知设计。电源设计自动转换为与系统设计并行的可执行层次结构。系统和电源设计的仿真结果用于根据其规格自动验证SoC的电源感知设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信