Performance enhancement defect tolerance in the cell matrix architecture

C. R. Saha, S. Bellis, A. Mathewson, E. Popovici
{"title":"Performance enhancement defect tolerance in the cell matrix architecture","authors":"C. R. Saha, S. Bellis, A. Mathewson, E. Popovici","doi":"10.1109/ICMEL.2004.1314949","DOIUrl":null,"url":null,"abstract":"This research concentrates on the area of fault tolerant circuit implementation in a field programmable type architecture, In particular, an architecture called the Cell Matrix, presented as a fault tolerant alternative to field programmable gate arrays using their Supercell approach, is studied. Architectural constraints to implement fault tolerant circuit design in this architecture are discussed. Some modifications of its basic Structure, such as the integration of circuitry for error correction and scan path, to enhance fault tolerant circuits design are introduced and are compared to the Supercell approach.","PeriodicalId":202761,"journal":{"name":"2004 24th International Conference on Microelectronics (IEEE Cat. No.04TH8716)","volume":"196 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-05-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2004 24th International Conference on Microelectronics (IEEE Cat. No.04TH8716)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMEL.2004.1314949","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

This research concentrates on the area of fault tolerant circuit implementation in a field programmable type architecture, In particular, an architecture called the Cell Matrix, presented as a fault tolerant alternative to field programmable gate arrays using their Supercell approach, is studied. Architectural constraints to implement fault tolerant circuit design in this architecture are discussed. Some modifications of its basic Structure, such as the integration of circuitry for error correction and scan path, to enhance fault tolerant circuits design are introduced and are compared to the Supercell approach.
单元矩阵结构的性能增强缺陷容忍度
本研究集中在现场可编程类型架构中的容错电路实现领域,特别是研究了一种称为Cell Matrix的架构,该架构使用他们的Supercell方法作为现场可编程门阵列的容错替代方案。讨论了在该体系结构中实现容错电路设计的体系结构约束。对其基本结构进行了一些修改,例如集成了纠错电路和扫描路径,以增强容错电路的设计,并与Supercell方法进行了比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信