D. Maji, P. Liao, Y. Lee, J. Shih, S. C. Chen, S. Gao, J. H. Lee, K. Wu
{"title":"A junction leakage mechanism and its effects on advance SRAM failure","authors":"D. Maji, P. Liao, Y. Lee, J. Shih, S. C. Chen, S. Gao, J. H. Lee, K. Wu","doi":"10.1109/IRPS.2013.6531994","DOIUrl":null,"url":null,"abstract":"Junction leakage is becoming an important reliability concern as shallow trench isolation (STI) continues to scale down. This junction leakage has to be considered to improve SRAM Vccmin degradation. The major index of junction leakage in SRAM cell is found to be off-state leakage current as the leakage phenomenon externally manifests as a current flow from butted contact (BCT) to lower pull down (LPD) transistor gate. Isolation test patterns (P+/N-well to P-Well) with well photo misalignments are designed to verify Si/STI interface damage effect on junction leakage. Process experiment with PW misalignment shows isolation leakage current (P+ to PW) increase after electrical stress. However, this type of leakage due to PW misalignment shows weak temperature and voltage dependence, indicating that the trap-assisted carrier hopping at STI Si/SiO2 interface and the PW misalignment are paramount of SRAM junction reliability. Using TCAD simulation, we have verified that carriers transport through the Si/STI interface traps along with poor PW misalignment is the root causes of the junction leakage current increase. HSPICE simulation results show that junction leakage worsen SRAM cell stability by degrading SRAM read margin (SNM) and may eventually lead to cell failure.","PeriodicalId":138206,"journal":{"name":"2013 IEEE International Reliability Physics Symposium (IRPS)","volume":"75 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-04-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS.2013.6531994","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6
Abstract
Junction leakage is becoming an important reliability concern as shallow trench isolation (STI) continues to scale down. This junction leakage has to be considered to improve SRAM Vccmin degradation. The major index of junction leakage in SRAM cell is found to be off-state leakage current as the leakage phenomenon externally manifests as a current flow from butted contact (BCT) to lower pull down (LPD) transistor gate. Isolation test patterns (P+/N-well to P-Well) with well photo misalignments are designed to verify Si/STI interface damage effect on junction leakage. Process experiment with PW misalignment shows isolation leakage current (P+ to PW) increase after electrical stress. However, this type of leakage due to PW misalignment shows weak temperature and voltage dependence, indicating that the trap-assisted carrier hopping at STI Si/SiO2 interface and the PW misalignment are paramount of SRAM junction reliability. Using TCAD simulation, we have verified that carriers transport through the Si/STI interface traps along with poor PW misalignment is the root causes of the junction leakage current increase. HSPICE simulation results show that junction leakage worsen SRAM cell stability by degrading SRAM read margin (SNM) and may eventually lead to cell failure.
随着浅沟槽隔离(STI)的不断缩小,结漏正成为一个重要的可靠性问题。必须考虑这种结漏以改善SRAM Vccmin退化。SRAM电池中结漏的主要指标是失态漏电流,漏电流的外部表现为电流从对接触点(BCT)流向下拉晶体管栅极(LPD)。设计了具有井光失调的隔离测试模式(P+/ n -井到P-井),以验证Si/STI界面损伤对结漏的影响。PW错位工艺实验表明,电应力作用后,隔离漏电流(P+ to PW)增大。然而,这种由PW错位引起的泄漏表现出较弱的温度和电压依赖性,表明STI Si/SiO2界面的陷阱辅助载流子跳变和PW错位对SRAM结可靠性至关重要。通过TCAD仿真,我们已经验证了载流子通过Si/STI界面陷阱的传输以及不良的PW错位是结漏电流增加的根本原因。HSPICE仿真结果表明,结漏通过降低SRAM读裕量(SNM)而恶化SRAM电池的稳定性,最终可能导致SRAM电池失效。