A mixed signal multiplier using A2 binary representation dedicated to neural networks applications

Hatem Boukadida, N. Hassen, Z. Gafsi, K. Besbes
{"title":"A mixed signal multiplier using A2 binary representation dedicated to neural networks applications","authors":"Hatem Boukadida, N. Hassen, Z. Gafsi, K. Besbes","doi":"10.1109/DTIS.2011.5941407","DOIUrl":null,"url":null,"abstract":"The main goal of our work is to investigate the delay performances of redundant binary arithmetic operators using different CMOS logic and mixed signals styles. This paper presents a novel technique for A2 redundant binary multiplication in mixed-signal circuits especially for neural networks applications. The proposed multiplier consists of three cascaded blocks: Two 3-bit Arithmetic Multiplier Digital to Analog Converter (AMDAC) cells, and one 6-bit Flash ADC. Our technique indicates that this approach significantly reduces the silicon area occupied by such multipliers compared to the classical scheme using combinational multipliers. The circuit being studied is optimized for speed efficiency at 0.35μm CMOS process.","PeriodicalId":409387,"journal":{"name":"2011 6th International Conference on Design & Technology of Integrated Systems in Nanoscale Era (DTIS)","volume":"79 12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-04-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 6th International Conference on Design & Technology of Integrated Systems in Nanoscale Era (DTIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DTIS.2011.5941407","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The main goal of our work is to investigate the delay performances of redundant binary arithmetic operators using different CMOS logic and mixed signals styles. This paper presents a novel technique for A2 redundant binary multiplication in mixed-signal circuits especially for neural networks applications. The proposed multiplier consists of three cascaded blocks: Two 3-bit Arithmetic Multiplier Digital to Analog Converter (AMDAC) cells, and one 6-bit Flash ADC. Our technique indicates that this approach significantly reduces the silicon area occupied by such multipliers compared to the classical scheme using combinational multipliers. The circuit being studied is optimized for speed efficiency at 0.35μm CMOS process.
一个使用A2二进制表示的混合信号乘法器,专用于神经网络应用
我们的工作主要目的是研究使用不同CMOS逻辑和混合信号风格的冗余二进制算术运算符的延迟性能。本文提出了一种在混合信号电路中进行A2冗余二进制乘法的新方法,特别适用于神经网络。所提出的乘法器由三个级联块组成:两个3位算术乘法器数模转换器(AMDAC)单元和一个6位Flash ADC。我们的技术表明,与使用组合乘法器的经典方案相比,这种方法显着减少了由此类乘法器占用的硅面积。所研究的电路在0.35μm CMOS工艺下优化了速度效率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信