{"title":"Monolithic 3D Integrated BEOL Dual-Port Ferroelectric FET to Break the Tradeoff Between the Memory Window and the Ferroelectric Thickness","authors":"Om. Prakash, K. Ni, H. Amrouch","doi":"10.1109/IRPS48203.2023.10118286","DOIUrl":null,"url":null,"abstract":"In this work, we applied the dual-port concept to decouple the trade-off between the Ferroelectric (FE) thickness $(t_{FE})$ scaling and Memory Window (MW) in the amorphous channel ferroelectric FET (FeFET) for monolithic 3D BEOL integration. To prove the effectiveness of the proposed device structure and explore design space, we developed a fully cali-brated TCAD model and applied it to the amorphous channel FeFET study. We demonstrate the MW in two different scenarios: (i) write and read from the front gate, and (ii) write from the front gate and read from the back gate. We show the $t_{FE}$ and channel length scaling possibility in the second scenario, as well as the possibility for the multi-bit FeFET memory application.","PeriodicalId":159030,"journal":{"name":"2023 IEEE International Reliability Physics Symposium (IRPS)","volume":"114 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS48203.2023.10118286","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
In this work, we applied the dual-port concept to decouple the trade-off between the Ferroelectric (FE) thickness $(t_{FE})$ scaling and Memory Window (MW) in the amorphous channel ferroelectric FET (FeFET) for monolithic 3D BEOL integration. To prove the effectiveness of the proposed device structure and explore design space, we developed a fully cali-brated TCAD model and applied it to the amorphous channel FeFET study. We demonstrate the MW in two different scenarios: (i) write and read from the front gate, and (ii) write from the front gate and read from the back gate. We show the $t_{FE}$ and channel length scaling possibility in the second scenario, as well as the possibility for the multi-bit FeFET memory application.