Photonic integrated circuits: new challenges for lithography

J. Bolten, T. Wahlbrink, A. Prinzen, C. Porschatis, H. Lerch, A. Giesecke
{"title":"Photonic integrated circuits: new challenges for lithography","authors":"J. Bolten, T. Wahlbrink, A. Prinzen, C. Porschatis, H. Lerch, A. Giesecke","doi":"10.1117/12.2248325","DOIUrl":null,"url":null,"abstract":"In this work routes towards the fabrication of photonic integrated circuits (PICs) and the challenges their fabrication poses on lithography, such as large differences in feature dimension of adjacent device features, non-Manhattan-type features, high aspect ratios and significant topographic steps as well as tight lithographic requirements with respect to critical dimension control, line edge roughness and other key figures of merit not only for very small but also for relatively large features, are highlighted. Several ways those challenges are faced in today’s low-volume fabrication of PICs, including the concept multi project wafer runs and mix and match approaches, are presented and possible paths towards a real market uptake of PICs are discussed.","PeriodicalId":287066,"journal":{"name":"European Mask and Lithography Conference","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"European Mask and Lithography Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.2248325","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this work routes towards the fabrication of photonic integrated circuits (PICs) and the challenges their fabrication poses on lithography, such as large differences in feature dimension of adjacent device features, non-Manhattan-type features, high aspect ratios and significant topographic steps as well as tight lithographic requirements with respect to critical dimension control, line edge roughness and other key figures of merit not only for very small but also for relatively large features, are highlighted. Several ways those challenges are faced in today’s low-volume fabrication of PICs, including the concept multi project wafer runs and mix and match approaches, are presented and possible paths towards a real market uptake of PICs are discussed.
光子集成电路:光刻技术的新挑战
在这项工作中,光子集成电路(PICs)的制造路线及其制造对光刻提出的挑战,例如相邻器件特征的特征尺寸差异大,非曼哈顿型特征,高长宽比和重要的地形步骤,以及对关键尺寸控制的严格光刻要求。线边缘粗糙度和其他关键数字的优点,不仅非常小,而且相对较大的特征,突出显示。在当今的PICs小批量制造中,这些挑战面临的几种方式,包括概念多项目晶圆运行和混合匹配方法,并讨论了实现PICs真正市场吸收的可能途径。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信