Radiation hardened high resolution timing generator

S. Balaji, S. Ramasamy
{"title":"Radiation hardened high resolution timing generator","authors":"S. Balaji, S. Ramasamy","doi":"10.1109/PRIMEASIA.2015.7450480","DOIUrl":null,"url":null,"abstract":"A high resolution timing generator is used as a building block for Time to Digital Converters (TDC) and clock alignment functions. The timing generator is implemented using digital Delay-Locked Loop (DLL). As DLLs are vulnerable to single event effects, the propagation of single-event transients (SETs) single event transients (SETs) is a significant reliability challenge for DLL. The errors signatures following an ion strike in Voltage-Controlled Delay Line (VCDL) can be mitigated using the dual controlled differential delay circuit in combination with sensitive node active charge cancellation (SNACC) for biasing circuit of VCDL. The dual controlled differential delay circuit based VCDL has faster locking with reduced duty cycle error.","PeriodicalId":137621,"journal":{"name":"2015 IEEE Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics (PrimeAsia)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics (PrimeAsia)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PRIMEASIA.2015.7450480","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A high resolution timing generator is used as a building block for Time to Digital Converters (TDC) and clock alignment functions. The timing generator is implemented using digital Delay-Locked Loop (DLL). As DLLs are vulnerable to single event effects, the propagation of single-event transients (SETs) single event transients (SETs) is a significant reliability challenge for DLL. The errors signatures following an ion strike in Voltage-Controlled Delay Line (VCDL) can be mitigated using the dual controlled differential delay circuit in combination with sensitive node active charge cancellation (SNACC) for biasing circuit of VCDL. The dual controlled differential delay circuit based VCDL has faster locking with reduced duty cycle error.
抗辐射高分辨率定时发生器
高分辨率时序发生器用于时间数字转换器(TDC)和时钟校准功能的构建块。时序发生器采用数字延迟锁相环(DLL)实现。由于DLL易受单事件影响,单事件瞬态(set)的传播对DLL的可靠性是一个重大挑战。电压控制延迟线(VCDL)偏置电路采用双控差分延迟电路与敏感节点有源电荷抵消(SNACC)相结合,可以减轻离子撞击后的误差特征。基于双控差分延迟电路的VCDL锁相速度快,占空比误差小。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信