Power gating in asynchronous micropiplines for low power data driven computing

Austin Ogweno, A. Yakovlev, P. Degenaar
{"title":"Power gating in asynchronous micropiplines for low power data driven computing","authors":"Austin Ogweno, A. Yakovlev, P. Degenaar","doi":"10.1109/PRIME.2015.7251405","DOIUrl":null,"url":null,"abstract":"In this work we explore the extent at which power gating in asynchronous micropipelines is beneficial at low operating voltages at different input data rates. In addition we present a further improvement to previous techniques by adding the delay blocks to the power gated voltage domains to reduce the leakage energy consumed by these blocks. An asynchronous FIR filter with 4 phase bundled data handshake protocol is presented with and without power shutoff. Implementation is done in 90nm CMOS and simulations performed at 600mV with different input data rates and the total energy consumption recorded. It was noted that at lower data rates, the circuit design with fine grained power gating is energy efficient while at higher data rates it consumes more energy than one without power gating. Our design achieves a total energy saving of 43% at 1KHz input data rate compared to 31% for the previous technique.","PeriodicalId":237786,"journal":{"name":"2015 11th Conference on Ph.D. Research in Microelectronics and Electronics (PRIME)","volume":"50 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-09-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 11th Conference on Ph.D. Research in Microelectronics and Electronics (PRIME)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PRIME.2015.7251405","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

In this work we explore the extent at which power gating in asynchronous micropipelines is beneficial at low operating voltages at different input data rates. In addition we present a further improvement to previous techniques by adding the delay blocks to the power gated voltage domains to reduce the leakage energy consumed by these blocks. An asynchronous FIR filter with 4 phase bundled data handshake protocol is presented with and without power shutoff. Implementation is done in 90nm CMOS and simulations performed at 600mV with different input data rates and the total energy consumption recorded. It was noted that at lower data rates, the circuit design with fine grained power gating is energy efficient while at higher data rates it consumes more energy than one without power gating. Our design achieves a total energy saving of 43% at 1KHz input data rate compared to 31% for the previous technique.
用于低功耗数据驱动计算的异步微管道的功率门控
在这项工作中,我们探讨了异步微管道中的功率门控在不同输入数据速率下低工作电压下的有益程度。此外,我们还进一步改进了先前的技术,在功率门控电压域中添加延迟块,以减少这些块所消耗的泄漏能量。提出了一种具有4相捆绑式数据握手协议的异步FIR滤波器。实现在90nm CMOS中完成,并在600mV下进行了不同输入数据速率的模拟,并记录了总能耗。值得注意的是,在较低的数据速率下,具有细粒度功率门控的电路设计节能,而在较高的数据速率下,它比没有功率门控的电路消耗更多的能量。我们的设计在1KHz输入数据率下实现了43%的总节能,而之前的技术为31%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信