{"title":"Power gating in asynchronous micropiplines for low power data driven computing","authors":"Austin Ogweno, A. Yakovlev, P. Degenaar","doi":"10.1109/PRIME.2015.7251405","DOIUrl":null,"url":null,"abstract":"In this work we explore the extent at which power gating in asynchronous micropipelines is beneficial at low operating voltages at different input data rates. In addition we present a further improvement to previous techniques by adding the delay blocks to the power gated voltage domains to reduce the leakage energy consumed by these blocks. An asynchronous FIR filter with 4 phase bundled data handshake protocol is presented with and without power shutoff. Implementation is done in 90nm CMOS and simulations performed at 600mV with different input data rates and the total energy consumption recorded. It was noted that at lower data rates, the circuit design with fine grained power gating is energy efficient while at higher data rates it consumes more energy than one without power gating. Our design achieves a total energy saving of 43% at 1KHz input data rate compared to 31% for the previous technique.","PeriodicalId":237786,"journal":{"name":"2015 11th Conference on Ph.D. Research in Microelectronics and Electronics (PRIME)","volume":"50 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-09-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 11th Conference on Ph.D. Research in Microelectronics and Electronics (PRIME)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PRIME.2015.7251405","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5
Abstract
In this work we explore the extent at which power gating in asynchronous micropipelines is beneficial at low operating voltages at different input data rates. In addition we present a further improvement to previous techniques by adding the delay blocks to the power gated voltage domains to reduce the leakage energy consumed by these blocks. An asynchronous FIR filter with 4 phase bundled data handshake protocol is presented with and without power shutoff. Implementation is done in 90nm CMOS and simulations performed at 600mV with different input data rates and the total energy consumption recorded. It was noted that at lower data rates, the circuit design with fine grained power gating is energy efficient while at higher data rates it consumes more energy than one without power gating. Our design achieves a total energy saving of 43% at 1KHz input data rate compared to 31% for the previous technique.