SDVMR – managing heterogeneity in space and time on multicore SoCs

Andreas F. Hofmann, K. Waldschmidt, Jan Haase
{"title":"SDVMR – managing heterogeneity in space and time on multicore SoCs","authors":"Andreas F. Hofmann, K. Waldschmidt, Jan Haase","doi":"10.1109/AHS.2010.5546269","DOIUrl":null,"url":null,"abstract":"The dynamic reconfiguration of recent FPGAs offers an important step to adaptive behavior of Systems-on-Chip (SoCs). These dynamically reconfigurable systems add another degree of freedom to the design space. When a processing element gets reconfigured using one with a different architecture, heterogeneity spans the temporal dimension, too. Now, the question arises how could this type of heterogeneity be managed at run time. This paper analyzes the challenges of such an adaptive SoC. We show that many of the requirements for an FPGA-based realization are met by the SDVM, the Scalable Dataflow-driven Virtual Machine which has been successfully implemented and tested on a cluster of workstations. Focusing on run time reconfiguration, the SDVM has evolved to a virtualization layer for multicore systems based on FPGAs, now called SDVMR. This virtualization layer allows for a transparent run time reconfiguration of the underlying hardware reducing the complexity of the system's temporal heterogeneity as seen by the application.","PeriodicalId":101655,"journal":{"name":"2010 NASA/ESA Conference on Adaptive Hardware and Systems","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2010-06-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 NASA/ESA Conference on Adaptive Hardware and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/AHS.2010.5546269","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

The dynamic reconfiguration of recent FPGAs offers an important step to adaptive behavior of Systems-on-Chip (SoCs). These dynamically reconfigurable systems add another degree of freedom to the design space. When a processing element gets reconfigured using one with a different architecture, heterogeneity spans the temporal dimension, too. Now, the question arises how could this type of heterogeneity be managed at run time. This paper analyzes the challenges of such an adaptive SoC. We show that many of the requirements for an FPGA-based realization are met by the SDVM, the Scalable Dataflow-driven Virtual Machine which has been successfully implemented and tested on a cluster of workstations. Focusing on run time reconfiguration, the SDVM has evolved to a virtualization layer for multicore systems based on FPGAs, now called SDVMR. This virtualization layer allows for a transparent run time reconfiguration of the underlying hardware reducing the complexity of the system's temporal heterogeneity as seen by the application.
管理多核soc在空间和时间上的异构性
近年来fpga的动态重构是实现片上系统(soc)自适应行为的重要一步。这些动态可重构的系统为设计空间增加了另一个自由度。当使用具有不同体系结构的处理元素重新配置时,异构性也跨越了时间维度。现在,问题出现了,如何在运行时管理这种类型的异构。本文分析了这种自适应SoC所面临的挑战。我们展示了SDVM(可扩展数据流驱动的虚拟机)满足了基于fpga实现的许多要求,该虚拟机已在工作站集群上成功实现并进行了测试。专注于运行时重新配置,SDVM已经发展成为基于fpga的多核系统的虚拟化层,现在称为SDVM。这个虚拟化层允许对底层硬件进行透明的运行时重新配置,从而降低了应用程序所看到的系统时间异质性的复杂性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信