{"title":"A 1-GOPS CMOS programmable video signal processor","authors":"T. Yamazaki, S. Komuro, I. Kumata, J. Koshiba","doi":"10.1109/ISSCC.1989.48243","DOIUrl":null,"url":null,"abstract":"The specifications for a 1-GOPS CMOS programmable video signal processor are presented. To perform the specified functions using a single chip, four macro blocks, each including a fourth-order inner-product circuit, a shift register with switches, a barrel shifter, and a nonlinear mapper (limiter) are used. The adders are provided at the multiplier input for a symmetric FIR (finite impulse response) filter. The macro blocks have the same configuration, and their function can be programmed externally. The blocks are connected to form a systolic array. A carry-ripple adder, which is usually the critical path of both a multiplier and an adder, is not used in this circuit. The layout of the LSI was generated by an automatic layout program. The sixteen multiplier-adders integrated in the chip are sufficient for most standard applications. It is expected that the LSI will be used for digital video equipment for conventional TV, high-definition television systems, and computer vision equipment.<<ETX>>","PeriodicalId":385838,"journal":{"name":"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-02-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.1989.48243","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14
Abstract
The specifications for a 1-GOPS CMOS programmable video signal processor are presented. To perform the specified functions using a single chip, four macro blocks, each including a fourth-order inner-product circuit, a shift register with switches, a barrel shifter, and a nonlinear mapper (limiter) are used. The adders are provided at the multiplier input for a symmetric FIR (finite impulse response) filter. The macro blocks have the same configuration, and their function can be programmed externally. The blocks are connected to form a systolic array. A carry-ripple adder, which is usually the critical path of both a multiplier and an adder, is not used in this circuit. The layout of the LSI was generated by an automatic layout program. The sixteen multiplier-adders integrated in the chip are sufficient for most standard applications. It is expected that the LSI will be used for digital video equipment for conventional TV, high-definition television systems, and computer vision equipment.<>