Circuit design technique for high efficiency Class F amplifiers

A. Grebennikov
{"title":"Circuit design technique for high efficiency Class F amplifiers","authors":"A. Grebennikov","doi":"10.1109/MWSYM.2000.863295","DOIUrl":null,"url":null,"abstract":"In this paper, lead network circuit technique to design high efficiency Class F amplifiers using new types of loading circuits was demonstrated. The loading circuits were realized using both lumped elements and transmission lines. The derived values of each circuit element are given. The simulation procedure and experimental verification were performed on the example of high-voltage LDMOSFET power amplifier. The test measurements show that, for this power amplifier, 76% drain efficiency can be achieved for 20 W output power at 500 MHz operating frequency.","PeriodicalId":149404,"journal":{"name":"2000 IEEE MTT-S International Microwave Symposium Digest (Cat. No.00CH37017)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2000-06-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"84","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 IEEE MTT-S International Microwave Symposium Digest (Cat. No.00CH37017)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSYM.2000.863295","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 84

Abstract

In this paper, lead network circuit technique to design high efficiency Class F amplifiers using new types of loading circuits was demonstrated. The loading circuits were realized using both lumped elements and transmission lines. The derived values of each circuit element are given. The simulation procedure and experimental verification were performed on the example of high-voltage LDMOSFET power amplifier. The test measurements show that, for this power amplifier, 76% drain efficiency can be achieved for 20 W output power at 500 MHz operating frequency.
高效F类放大器的电路设计技术
本文介绍了采用新型负载电路设计高效F类放大器的引线网络电路技术。负载电路采用集总元件和传输线两种方式实现。给出了各电路元件的推导值。以高压LDMOSFET功率放大器为例进行了仿真和实验验证。测试结果表明,该功率放大器在500mhz工作频率下,输出功率为20w,漏极效率可达76%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信