45-nm gate length CMOS technology and beyond using steep halo

H. Wakabayashi, M. Ueki, M. Narihiro, T. Fukai, N. Ikezawa, T. Matsuda, K. Yoshida, K. Takeuchi, Y. Ochiai, T. Mogami, T. Kunio
{"title":"45-nm gate length CMOS technology and beyond using steep halo","authors":"H. Wakabayashi, M. Ueki, M. Narihiro, T. Fukai, N. Ikezawa, T. Matsuda, K. Yoshida, K. Takeuchi, Y. Ochiai, T. Mogami, T. Kunio","doi":"10.1109/IEDM.2000.904256","DOIUrl":null,"url":null,"abstract":"45-nm CMOS devices with a steep halo using a high-ramp-rate spike annealing (HRR-SA) are demonstrated with drive currents of 697 and 292 /spl mu/A//spl mu/m for an off current less than 10 nA//spl mu/m at 1.2 V. For an off current less than 300 nA//spl mu/m, 33-nm pMOSFETs have a high drive current of 403 /spl mu/A//spl mu/m at 1.2 V. In order to fabricate a steeper halo than these MOSFETs, a source/drain extension (SDE) activation using the HRR-SA process was performed after a deep source/drain (S/D) formation. By using this sequence defined as a reverse-order S/D formation, 24-nm nMOSFETs are achieved with a high drive current of 796 /spl mu/A//spl mu/m for an off current less than 300 nA//spl mu/m at 1.2 V.","PeriodicalId":276800,"journal":{"name":"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)","volume":"43 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"39","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.2000.904256","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 39

Abstract

45-nm CMOS devices with a steep halo using a high-ramp-rate spike annealing (HRR-SA) are demonstrated with drive currents of 697 and 292 /spl mu/A//spl mu/m for an off current less than 10 nA//spl mu/m at 1.2 V. For an off current less than 300 nA//spl mu/m, 33-nm pMOSFETs have a high drive current of 403 /spl mu/A//spl mu/m at 1.2 V. In order to fabricate a steeper halo than these MOSFETs, a source/drain extension (SDE) activation using the HRR-SA process was performed after a deep source/drain (S/D) formation. By using this sequence defined as a reverse-order S/D formation, 24-nm nMOSFETs are achieved with a high drive current of 796 /spl mu/A//spl mu/m for an off current less than 300 nA//spl mu/m at 1.2 V.
45纳米栅极长度CMOS技术及以上采用陡光晕
采用高陡坡速率尖峰退火(HRR-SA)的45纳米陡光晕CMOS器件在1.2 V下的关闭电流小于10 nA//spl mu/m,驱动电流分别为697和292 /spl mu/ a //spl mu/m。当关闭电流小于300 nA//spl mu/m时,33 nm pmosfet在1.2 V时具有403 /spl mu/ a //spl mu/m的高驱动电流。为了制造比这些mosfet更陡峭的光晕,在深源/漏极(S/D)形成后,使用HRR-SA工艺进行源/漏极扩展(SDE)激活。通过使用这个定义为反阶S/D形成的序列,在1.2 V下,在小于300 nA//spl mu/m的关闭电流下,实现了796 /spl mu/ a //spl mu/m的高驱动电流的24nm nmosfet。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信