Top-down implementation of pipelined AES cipher and its verification with FPGA-based simulation accelerator

Jae-Gon Lee, Woong Hwangbo, Seonpil Kim, C. Kyung
{"title":"Top-down implementation of pipelined AES cipher and its verification with FPGA-based simulation accelerator","authors":"Jae-Gon Lee, Woong Hwangbo, Seonpil Kim, C. Kyung","doi":"10.1109/ICASIC.2005.1611270","DOIUrl":null,"url":null,"abstract":"This paper describes top-down implementation of Rijndael, a new advanced encryption standard (AES), cipher for both encryption and decryption. Pipelined architecture was used to maximize the performance. The design started in the untimed functional level description in C. It was refined to behavioral-level design and finally to RTL design with SystemC. To overcome simulation performance degradation with RTL description, we adopted FPGA-based simulation accelerator in the final stage. To reuse the original test vectors, we introduced proxy module for interconnecting simulation environment with acceleration environment. This hides the presence of simulation accelerator from simulator and makes it possible to reuse test vectors of RTL simulation when simulation accelerator is present","PeriodicalId":431034,"journal":{"name":"2005 6th International Conference on ASIC","volume":"342 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 6th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2005.1611270","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper describes top-down implementation of Rijndael, a new advanced encryption standard (AES), cipher for both encryption and decryption. Pipelined architecture was used to maximize the performance. The design started in the untimed functional level description in C. It was refined to behavioral-level design and finally to RTL design with SystemC. To overcome simulation performance degradation with RTL description, we adopted FPGA-based simulation accelerator in the final stage. To reuse the original test vectors, we introduced proxy module for interconnecting simulation environment with acceleration environment. This hides the presence of simulation accelerator from simulator and makes it possible to reuse test vectors of RTL simulation when simulation accelerator is present
自顶向下的流水线AES密码实现及其fpga仿真加速器验证
本文描述了一种新的高级加密标准(AES) Rijndael密码的自顶向下实现,该密码同时用于加密和解密。采用流水线架构实现性能最大化。设计从不定时的c语言功能级描述开始,细化到行为级设计,最后用SystemC语言进行RTL设计。为了克服RTL描述对仿真性能的影响,我们在最后阶段采用了基于fpga的仿真加速器。为了重用原有的测试向量,我们引入了代理模块,实现了仿真环境与加速环境的互连。这样可以在模拟器中隐藏仿真加速器的存在,并且可以在存在仿真加速器的情况下重用RTL仿真的测试向量
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信