Drain induced barrier thinning on TFETs with different source/drain engineering

M. D. V. Martino, J. Martino, P. Agopian
{"title":"Drain induced barrier thinning on TFETs with different source/drain engineering","authors":"M. D. V. Martino, J. Martino, P. Agopian","doi":"10.1109/SBMICRO.2014.6940092","DOIUrl":null,"url":null,"abstract":"The goal of this work is to study the effect of high drain voltage bias on short channel devices of tunnel field effect transistors (TFETs). This work will analyze the drain induced barrier thinning (DIBT) calculated for devices with different source and drain engineering, varying characteristics such as channel length, junction doping abruptness and drain/channel junction gate underlap. The first part of this work explained the phenomenon based on Energy Band Diagrams and revealed the effect on transfer characteristic curves. In the second part, the DIBT has been chosen as a relevant parameter, since it includes the threshold voltage susceptibility to the bias conditions, which is important for both analog and digital applications. Finally, plotting DIBT for each parameter variation, it was noticed that devices with Gaussian doping profile and lower drain/channel junction gate underlap tend to present better results in terms of DIBT. The suitability of TFETs has been discussed based on these results.","PeriodicalId":244987,"journal":{"name":"2014 29th Symposium on Microelectronics Technology and Devices (SBMicro)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-10-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"21","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 29th Symposium on Microelectronics Technology and Devices (SBMicro)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBMICRO.2014.6940092","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 21

Abstract

The goal of this work is to study the effect of high drain voltage bias on short channel devices of tunnel field effect transistors (TFETs). This work will analyze the drain induced barrier thinning (DIBT) calculated for devices with different source and drain engineering, varying characteristics such as channel length, junction doping abruptness and drain/channel junction gate underlap. The first part of this work explained the phenomenon based on Energy Band Diagrams and revealed the effect on transfer characteristic curves. In the second part, the DIBT has been chosen as a relevant parameter, since it includes the threshold voltage susceptibility to the bias conditions, which is important for both analog and digital applications. Finally, plotting DIBT for each parameter variation, it was noticed that devices with Gaussian doping profile and lower drain/channel junction gate underlap tend to present better results in terms of DIBT. The suitability of TFETs has been discussed based on these results.
不同漏源/漏源工程对tfet的漏致阻挡变薄影响
本文的目的是研究高漏极偏置对隧道场效应晶体管(tfet)短沟道器件的影响。本工作将分析具有不同源极和漏极工程、不同特性(如沟道长度、结掺杂突发性和漏极/沟道结栅覆盖)的器件所计算的漏极诱导势垒减薄(DIBT)。本工作的第一部分基于能带图对这一现象进行了解释,揭示了对传递特性曲线的影响。在第二部分中,选择DIBT作为相关参数,因为它包括对偏置条件的阈值电压敏感性,这对模拟和数字应用都很重要。最后,绘制每个参数变化的DIBT,注意到具有高斯掺杂轮廓和较低漏极/沟道结栅下迭的器件在DIBT方面往往表现出更好的结果。在此基础上讨论了tfet的适用性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信