Optimizing TSPC frequency dividers for always-on low-frequency applications in 28nm FDSOI CMOS

Pengcheng Xu, C. Gimeno, D. Bol
{"title":"Optimizing TSPC frequency dividers for always-on low-frequency applications in 28nm FDSOI CMOS","authors":"Pengcheng Xu, C. Gimeno, D. Bol","doi":"10.1109/S3S.2017.8308751","DOIUrl":null,"url":null,"abstract":"True Single Phase Clocked (TSPC) flip-flops (FF) are widely used in high-frequency dividers for their higher operation speed and lower power compared to Master-Slaver FFs. In this paper, we study the optimization of TSPC frequency dividers for always-on low-frequency clock division in ultra-low-power (ULP) SoCs. We analyze the architecture, operation principle and data loss problem in TSPC-based frequency divider. An optimization strategy based on selective gate length upsize is proposed to minimize power consumption by balancing switching and leakage power consumption. A 10-stage frequency divider was designed in 28 nm FDSOI CMOS and integrated in a ULP SoC. Post-layout simulations with 32-MHz input frequency show a power consumption of 28.3 nW with 0.8-V supply voltage.","PeriodicalId":333587,"journal":{"name":"2017 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S)","volume":"51 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/S3S.2017.8308751","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

True Single Phase Clocked (TSPC) flip-flops (FF) are widely used in high-frequency dividers for their higher operation speed and lower power compared to Master-Slaver FFs. In this paper, we study the optimization of TSPC frequency dividers for always-on low-frequency clock division in ultra-low-power (ULP) SoCs. We analyze the architecture, operation principle and data loss problem in TSPC-based frequency divider. An optimization strategy based on selective gate length upsize is proposed to minimize power consumption by balancing switching and leakage power consumption. A 10-stage frequency divider was designed in 28 nm FDSOI CMOS and integrated in a ULP SoC. Post-layout simulations with 32-MHz input frequency show a power consumption of 28.3 nW with 0.8-V supply voltage.
优化TSPC分频器,用于28nm FDSOI CMOS中始终在线的低频应用
与主从式触发器相比,真单相时钟触发器(TSPC)具有更高的运行速度和更低的功耗,被广泛应用于高频分压器中。本文研究了超低功耗(ULP) soc中用于常开低频时钟分频的TSPC分频器的优化。分析了基于tsc的分频器的结构、工作原理和数据丢失问题。提出了一种基于选择性增大栅极长度的优化策略,通过平衡开关功耗和泄漏功耗来实现功耗最小化。采用28 nm FDSOI CMOS设计了10级分频器,并将其集成到ULP SoC中。在32mhz输入频率下的布局后仿真显示,在0.8 v电源电压下,该电路的功耗为28.3 nW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信