A New Very High-speed True 7-3 Compressor

Sara Ghafari, Morteza Mousazadeh, A. Khoei, A. Dadashi
{"title":"A New Very High-speed True 7-3 Compressor","authors":"Sara Ghafari, Morteza Mousazadeh, A. Khoei, A. Dadashi","doi":"10.23919/MIXDES.2019.8787157","DOIUrl":null,"url":null,"abstract":"In this paper, a new high-speed 7-3 compressor for high-speed arithmetic operations is presented. This compressor takes advantage of the current-mode techniques, also inverter gate’s property, especially back to back inverters to achieve the minimum delay. The proposed architecture is an altered size of the input number compressor. This feature will be important when 4, 5 or 6 partial product bits exist to compress in Multiplier, which can reduce the extra area and power. All the proposed designs are evaluated by exhaustive HSPICE simulations in 0.18um standard CMOS technology with 0.18V power supply voltage and supplementary simulation have been done to examine the effect of terms. The results show performance improvements with more than 3 times higher speed and 18 percent lower PDP compared to the purely digital design.","PeriodicalId":309822,"journal":{"name":"2019 MIXDES - 26th International Conference \"Mixed Design of Integrated Circuits and Systems\"","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 MIXDES - 26th International Conference \"Mixed Design of Integrated Circuits and Systems\"","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/MIXDES.2019.8787157","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper, a new high-speed 7-3 compressor for high-speed arithmetic operations is presented. This compressor takes advantage of the current-mode techniques, also inverter gate’s property, especially back to back inverters to achieve the minimum delay. The proposed architecture is an altered size of the input number compressor. This feature will be important when 4, 5 or 6 partial product bits exist to compress in Multiplier, which can reduce the extra area and power. All the proposed designs are evaluated by exhaustive HSPICE simulations in 0.18um standard CMOS technology with 0.18V power supply voltage and supplementary simulation have been done to examine the effect of terms. The results show performance improvements with more than 3 times higher speed and 18 percent lower PDP compared to the purely digital design.
一种新型超高速真7-3压缩机
本文提出了一种用于高速算术运算的新型高速7-3压缩器。该压缩机利用了电流模式技术,以及逆变器门的特性,特别是背靠背逆变器,以实现最小的延迟。所提出的架构是改变输入数字压缩器的大小。当在乘法器中存在4、5或6个部分积位压缩时,该特性将非常重要,这可以减少额外的面积和功率。在0.18um标准CMOS技术下,在0.18V电源电压下,通过详尽的HSPICE仿真对所有设计进行了评估,并进行了补充仿真以检验条款的影响。结果表明,与纯数字设计相比,性能提高了3倍以上,PDP降低了18%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信