A realtime image processing chip set

G. Eberhard, H. Groeneveld, O. Schneider, P. Simons
{"title":"A realtime image processing chip set","authors":"G. Eberhard, H. Groeneveld, O. Schneider, P. Simons","doi":"10.1109/ISSCC.1989.48242","DOIUrl":null,"url":null,"abstract":"A chip set is described which meets the requirements of calculation-intensive image processing algorithm (e.g. correlation) for real-time execution. It calculates one million two-dimensional correlation coefficients per second on a 16*16 pixel image at 25 MHz with a 6-b input resolution. The set consists of two chips, a multiplier-accumulator unit (MAC) and an arithmetic processing unit (APU). The MAC processes image data of different formats, up to 32 by 32 pixels, with a 6- or 12-b resolution, and outputs sums of products in an 18- or 36-b integer format. The APU converts these sums to a single-precision floating-point format (the internal data format) and calculates the correlation coefficient in 1- mu s with floating-point precision using the standard formula. A system configuration with both chips, a host processor, and input/output components is shown. The chip characteristics are summarized, and chip micrographs are shown.<<ETX>>","PeriodicalId":385838,"journal":{"name":"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-02-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.1989.48242","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

A chip set is described which meets the requirements of calculation-intensive image processing algorithm (e.g. correlation) for real-time execution. It calculates one million two-dimensional correlation coefficients per second on a 16*16 pixel image at 25 MHz with a 6-b input resolution. The set consists of two chips, a multiplier-accumulator unit (MAC) and an arithmetic processing unit (APU). The MAC processes image data of different formats, up to 32 by 32 pixels, with a 6- or 12-b resolution, and outputs sums of products in an 18- or 36-b integer format. The APU converts these sums to a single-precision floating-point format (the internal data format) and calculates the correlation coefficient in 1- mu s with floating-point precision using the standard formula. A system configuration with both chips, a host processor, and input/output components is shown. The chip characteristics are summarized, and chip micrographs are shown.<>
一种实时图像处理芯片组
描述了一种满足计算密集型图像处理算法(如相关)实时执行要求的芯片组。它计算每秒一百万二维相关系数在一个16*16像素的图像在25兆赫与6-b输入分辨率。该系统由两个芯片组成,一个是乘数累加器单元(MAC),一个是算术处理单元(APU)。MAC处理不同格式的图像数据,最高为32 × 32像素,分辨率为6-b或12-b,并以18- b或36-b整数格式输出产品总和。APU将这些总和转换为单精度浮点格式(内部数据格式),并使用标准公式计算具有浮点精度的1 μ s相关系数。图中显示了一个包含两个芯片、一个主处理器和输入/输出组件的系统配置。总结了芯片的特性,并给出了芯片的显微图。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信