Noise margin constraints for interconnectivity in deep submicron low power and mixed-signal VLSI circuits

Lirong Zheng, H. Tenhunen
{"title":"Noise margin constraints for interconnectivity in deep submicron low power and mixed-signal VLSI circuits","authors":"Lirong Zheng, H. Tenhunen","doi":"10.1109/ARVLSI.1999.756043","DOIUrl":null,"url":null,"abstract":"The continually growth in density and complexity of integrated circuits gives a difficult challenge in wireability of deep submicron VLSI circuits, particularly the advanced low power and mixed-signal ICs, where the interconnections have been seriously limited by the noise coupling problem. In this paper, we analyse the interconnectivity of advanced deep submicron low power and mixed-signal VLSI circuits under noise margin constraints. We show that noise margin constraint for signal coupling will restrict interconnect density as well as process technology options. The maximum interconnectivity, process technology options, and physical delay etc. are analysed against the noise margin constraints, for both with and without shielding wire cases. The optimal geometry and wirings for both local and global interconnects are studied with respect to noise margin, physical delay, and interconnect cross section area etc. Constraint for maximum available interconnectivity is demonstrated for interconnect wire geometry characteristics of advanced deep submicron CMOS processes. Our study reveals that, in advanced deep submicron VLSI circuit designs, interconnects should be separated functionally. Different geometries and wiring types and perhaps different fabrication flows and processes should be utilized in one chip. Some of the interconnect layers will be thus heavily dedicated such as some for local interconnects, some for intramodule interconnects, some for global wiring, and some for ground and power etc., all with optimal geometries.","PeriodicalId":358015,"journal":{"name":"Proceedings 20th Anniversary Conference on Advanced Research in VLSI","volume":"363 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-03-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings 20th Anniversary Conference on Advanced Research in VLSI","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ARVLSI.1999.756043","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

The continually growth in density and complexity of integrated circuits gives a difficult challenge in wireability of deep submicron VLSI circuits, particularly the advanced low power and mixed-signal ICs, where the interconnections have been seriously limited by the noise coupling problem. In this paper, we analyse the interconnectivity of advanced deep submicron low power and mixed-signal VLSI circuits under noise margin constraints. We show that noise margin constraint for signal coupling will restrict interconnect density as well as process technology options. The maximum interconnectivity, process technology options, and physical delay etc. are analysed against the noise margin constraints, for both with and without shielding wire cases. The optimal geometry and wirings for both local and global interconnects are studied with respect to noise margin, physical delay, and interconnect cross section area etc. Constraint for maximum available interconnectivity is demonstrated for interconnect wire geometry characteristics of advanced deep submicron CMOS processes. Our study reveals that, in advanced deep submicron VLSI circuit designs, interconnects should be separated functionally. Different geometries and wiring types and perhaps different fabrication flows and processes should be utilized in one chip. Some of the interconnect layers will be thus heavily dedicated such as some for local interconnects, some for intramodule interconnects, some for global wiring, and some for ground and power etc., all with optimal geometries.
深亚微米低功耗和混合信号VLSI电路互连的噪声裕度约束
集成电路的密度和复杂性的不断增长对深亚微米VLSI电路的可连接性提出了严峻的挑战,特别是先进的低功耗和混合信号集成电路,其互连受到噪声耦合问题的严重限制。本文分析了先进的深亚微米低功耗和混合信号VLSI电路在噪声裕度约束下的互连性。我们表明,信号耦合的噪声裕度约束将限制互连密度以及工艺技术的选择。最大互连性、工艺技术选择和物理延迟等都针对噪声裕度限制进行了分析,包括带和不带屏蔽线的情况。从噪声裕度、物理延迟和互连截面面积等方面研究了局部互连和全局互连的最佳几何形状和布线。对先进深亚微米CMOS工艺的互连线几何特性进行了最大可用互连性约束。我们的研究表明,在先进的深亚微米VLSI电路设计中,互连应该在功能上分离。不同的几何形状和布线类型以及可能不同的制造流程和工艺应该在一个芯片中使用。因此,一些互连层将非常专用,例如一些用于本地互连,一些用于模块内互连,一些用于全局布线,一些用于接地和电源等,所有这些都具有最佳的几何形状。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信