A Mechanism for Adjustable-Delay-Buffer Selection to Dynamically Control Clock Skew

Chia-Wen Chang, Shih-Hsu Huang
{"title":"A Mechanism for Adjustable-Delay-Buffer Selection to Dynamically Control Clock Skew","authors":"Chia-Wen Chang, Shih-Hsu Huang","doi":"10.1109/ICSSE.2018.8520198","DOIUrl":null,"url":null,"abstract":"Clock skew minimization is a very important task for sequential timing optimization. As the technology node continues to shrink, the clock skew caused by the effects of process/voltage/temperature (PVT) variations may result in a serious problem. To deal with this problem, the previous work proposed a self-adjusting mechanism to dynamically control the clock skew. However, the previous work requires a lot of clock buffers for dynamic clock skew control. In this paper, we present a new mechanism for the selection of the channels of adjustable-delay-buffers (ADBs). Based on the proposed new mechanism, a lot of clock buffers in the ADBs can be saved. Experimental results consistently show that our approach works well in practice.","PeriodicalId":431387,"journal":{"name":"2018 International Conference on System Science and Engineering (ICSSE)","volume":"127 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on System Science and Engineering (ICSSE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSSE.2018.8520198","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Clock skew minimization is a very important task for sequential timing optimization. As the technology node continues to shrink, the clock skew caused by the effects of process/voltage/temperature (PVT) variations may result in a serious problem. To deal with this problem, the previous work proposed a self-adjusting mechanism to dynamically control the clock skew. However, the previous work requires a lot of clock buffers for dynamic clock skew control. In this paper, we present a new mechanism for the selection of the channels of adjustable-delay-buffers (ADBs). Based on the proposed new mechanism, a lot of clock buffers in the ADBs can be saved. Experimental results consistently show that our approach works well in practice.
一种动态控制时钟偏差的可调延迟缓冲选择机制
时钟倾斜最小化是时序优化的一个非常重要的任务。随着技术节点的不断缩小,由于工艺/电压/温度(PVT)变化的影响而引起的时钟偏差可能会导致严重的问题。为了解决这一问题,前人提出了一种自调节机制来动态控制时钟偏差。然而,以往的工作需要大量的时钟缓冲区来进行动态时钟偏差控制。本文提出了一种可调延迟缓冲器(ADBs)通道选择的新机制。基于该机制,可以节省大量的adb时钟缓冲区。实验结果一致表明,该方法在实际应用中效果良好。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信