Power integrity modeling, measurement and analysis of seven-chip stack for TSV-based 3D IC integration

Hui Min Lee, E. Liu, G. Samudra, E. Li
{"title":"Power integrity modeling, measurement and analysis of seven-chip stack for TSV-based 3D IC integration","authors":"Hui Min Lee, E. Liu, G. Samudra, E. Li","doi":"10.1109/APEMC.2015.7175367","DOIUrl":null,"url":null,"abstract":"This paper presents power integrity modeling, measurement and analysis of a seven-chip stack for through-silicon via (TSV)-based 3D IC integration. A hybrid full-wave and circuit approach, combined with a cascaded scattering matrix technique, is proposed to model the multi-chip stack consisting of TSVs, on-chip power grids and on-chip decoupling capacitors. The hybrid approach leverages the accuracy of a full-wave approach and shorter computational time of a circuit approach. Modeling results show good correlation with measurement from 1.1 GHz to 20.1 GHz. Power integrity analysis is then performed on the seven-chip stack. To the best of our knowledge, this is the first power integrity modeling, measurement and analysis of seven-chip stack including on-chip decoupling capacitors.","PeriodicalId":325138,"journal":{"name":"2015 Asia-Pacific Symposium on Electromagnetic Compatibility (APEMC)","volume":"207 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-05-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 Asia-Pacific Symposium on Electromagnetic Compatibility (APEMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APEMC.2015.7175367","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents power integrity modeling, measurement and analysis of a seven-chip stack for through-silicon via (TSV)-based 3D IC integration. A hybrid full-wave and circuit approach, combined with a cascaded scattering matrix technique, is proposed to model the multi-chip stack consisting of TSVs, on-chip power grids and on-chip decoupling capacitors. The hybrid approach leverages the accuracy of a full-wave approach and shorter computational time of a circuit approach. Modeling results show good correlation with measurement from 1.1 GHz to 20.1 GHz. Power integrity analysis is then performed on the seven-chip stack. To the best of our knowledge, this is the first power integrity modeling, measurement and analysis of seven-chip stack including on-chip decoupling capacitors.
基于tsv的三维集成电路七芯片堆栈的功率完整性建模、测量与分析
本文介绍了一种基于硅通孔(TSV)的七芯片堆叠3D集成电路的功率完整性建模、测量和分析。提出了一种结合级联散射矩阵技术的全波和电路混合方法来模拟由tsv、片上电网和片上去耦电容器组成的多芯片堆栈。混合方法利用了全波方法的精度和电路方法的更短的计算时间。建模结果与1.1 GHz ~ 20.1 GHz范围内的测量结果具有良好的相关性。然后对七芯片堆栈进行功率完整性分析。据我们所知,这是第一次对包括片上去耦电容器在内的七芯片堆栈进行功率完整性建模、测量和分析。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信