{"title":"Power integrity modeling, measurement and analysis of seven-chip stack for TSV-based 3D IC integration","authors":"Hui Min Lee, E. Liu, G. Samudra, E. Li","doi":"10.1109/APEMC.2015.7175367","DOIUrl":null,"url":null,"abstract":"This paper presents power integrity modeling, measurement and analysis of a seven-chip stack for through-silicon via (TSV)-based 3D IC integration. A hybrid full-wave and circuit approach, combined with a cascaded scattering matrix technique, is proposed to model the multi-chip stack consisting of TSVs, on-chip power grids and on-chip decoupling capacitors. The hybrid approach leverages the accuracy of a full-wave approach and shorter computational time of a circuit approach. Modeling results show good correlation with measurement from 1.1 GHz to 20.1 GHz. Power integrity analysis is then performed on the seven-chip stack. To the best of our knowledge, this is the first power integrity modeling, measurement and analysis of seven-chip stack including on-chip decoupling capacitors.","PeriodicalId":325138,"journal":{"name":"2015 Asia-Pacific Symposium on Electromagnetic Compatibility (APEMC)","volume":"207 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-05-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 Asia-Pacific Symposium on Electromagnetic Compatibility (APEMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APEMC.2015.7175367","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper presents power integrity modeling, measurement and analysis of a seven-chip stack for through-silicon via (TSV)-based 3D IC integration. A hybrid full-wave and circuit approach, combined with a cascaded scattering matrix technique, is proposed to model the multi-chip stack consisting of TSVs, on-chip power grids and on-chip decoupling capacitors. The hybrid approach leverages the accuracy of a full-wave approach and shorter computational time of a circuit approach. Modeling results show good correlation with measurement from 1.1 GHz to 20.1 GHz. Power integrity analysis is then performed on the seven-chip stack. To the best of our knowledge, this is the first power integrity modeling, measurement and analysis of seven-chip stack including on-chip decoupling capacitors.