A self-test methodology for restructurable WSI

D. Landis
{"title":"A self-test methodology for restructurable WSI","authors":"D. Landis","doi":"10.1109/ICWSI.1990.63909","DOIUrl":null,"url":null,"abstract":"Progress in Wafer Scale Integration (WSI) has brought the problems of system level testing into the semiconductor manufacturing arena. Full wafer testing is complicated by the reduced controllability and observability implicit at this level of integration. Under a DARPA sponsored microelectronics research project at the University of South Florida, several monolithic WSI designs are being developed. A Standard Test Interface (STI) is included on each cell or functional module of each design. It will provide support for built-in self-test, scan based test, boundary scan test, and ad hoc module testing schemes. In addition, use of the STI standard can reduce test complexity and cost because all cells on the wafer will be tested using a single probe card. The author's WSI Standard Test Interface is based upon the proposed IEEE P1149.1 test bus standard which has been derived from the JTAG standards. It represents an extended version of the JTAG Test Access Port, and allows for simultaneous initialization, as well as individual programmability, control, and testing of all chip sites in a WSI system.<<ETX>>","PeriodicalId":206140,"journal":{"name":"1990 Proceedings. International Conference on Wafer Scale Integration","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-01-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1990 Proceedings. International Conference on Wafer Scale Integration","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICWSI.1990.63909","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

Progress in Wafer Scale Integration (WSI) has brought the problems of system level testing into the semiconductor manufacturing arena. Full wafer testing is complicated by the reduced controllability and observability implicit at this level of integration. Under a DARPA sponsored microelectronics research project at the University of South Florida, several monolithic WSI designs are being developed. A Standard Test Interface (STI) is included on each cell or functional module of each design. It will provide support for built-in self-test, scan based test, boundary scan test, and ad hoc module testing schemes. In addition, use of the STI standard can reduce test complexity and cost because all cells on the wafer will be tested using a single probe card. The author's WSI Standard Test Interface is based upon the proposed IEEE P1149.1 test bus standard which has been derived from the JTAG standards. It represents an extended version of the JTAG Test Access Port, and allows for simultaneous initialization, as well as individual programmability, control, and testing of all chip sites in a WSI system.<>
可重构WSI的自检方法
晶圆规模集成技术(WSI)的发展将系统级测试问题带入了半导体制造领域。全晶圆测试由于在此集成级别隐含的可控性和可观察性降低而变得复杂。在DARPA赞助的南佛罗里达大学微电子研究项目下,几个单片WSI设计正在开发中。每个设计的每个单元或功能模块都包含一个标准测试接口(STI)。它将支持内置自检、基于扫描的测试、边界扫描测试和特别模块测试方案。此外,使用STI标准可以降低测试的复杂性和成本,因为晶圆上的所有单元都将使用单个探针卡进行测试。作者的WSI标准测试接口是基于提议的IEEE P1149.1测试总线标准,该标准派生自JTAG标准。它代表了JTAG测试访问端口的扩展版本,并允许同时初始化,以及WSI系统中所有芯片站点的个人可编程性,控制和测试。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信