CMOS Limiting Amplifier and RSSI (Received Signal Strength Indicator)

N. B. Bambal, S. Dixit
{"title":"CMOS Limiting Amplifier and RSSI (Received Signal Strength Indicator)","authors":"N. B. Bambal, S. Dixit","doi":"10.1109/ICETET.2011.65","DOIUrl":null,"url":null,"abstract":"Design of CMOS limiting amplifier and Received signal strength indicator presents the analysis and the optimization of a limiting amplifier with received signal strength indicator realized in a standard technique of CMOS process. The limiter works at a supply voltage of 2.0V and at a frequency of 10.7 MHz.. The optimal power consumption for specified speed, overall gain, and accuracy is determined by the limiting amplifier and RSSI. The offset subtract or is used to reduce the offset which is arise due to the cross connected source coupled pair. Also the FWR is used for current rectification and summation in the RSSI. The RSSI stages rectify the signals from each stage and change the signal to a current. The output of each stage of the RSSI are fed to a resistor to ground, which performs a summing operation. Furthermore various simulation methods are used in order to guarantee the functionality of the circuit under all conditions of work.","PeriodicalId":443239,"journal":{"name":"2011 Fourth International Conference on Emerging Trends in Engineering & Technology","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-11-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 Fourth International Conference on Emerging Trends in Engineering & Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICETET.2011.65","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

Design of CMOS limiting amplifier and Received signal strength indicator presents the analysis and the optimization of a limiting amplifier with received signal strength indicator realized in a standard technique of CMOS process. The limiter works at a supply voltage of 2.0V and at a frequency of 10.7 MHz.. The optimal power consumption for specified speed, overall gain, and accuracy is determined by the limiting amplifier and RSSI. The offset subtract or is used to reduce the offset which is arise due to the cross connected source coupled pair. Also the FWR is used for current rectification and summation in the RSSI. The RSSI stages rectify the signals from each stage and change the signal to a current. The output of each stage of the RSSI are fed to a resistor to ground, which performs a summing operation. Furthermore various simulation methods are used in order to guarantee the functionality of the circuit under all conditions of work.
CMOS限幅放大器和RSSI(接收信号强度指示器)
CMOS限幅放大器与接收信号强度指示器的设计介绍了一种采用CMOS工艺标准技术实现的带有接收信号强度指示器的限幅放大器的分析与优化。限幅器工作在2.0V的电源电压和10.7 MHz的频率下。指定速度、总增益和精度的最佳功耗由限制放大器和RSSI决定。偏置减法用于减小由于源耦合对交叉连接而产生的偏置。FWR还用于RSSI中的电流整流和求和。RSSI级校正来自每个级的信号并将信号转换为电流。RSSI的每个阶段的输出被馈送到一个电阻到地,它执行求和操作。此外,为了保证电路在各种工作条件下的功能,还采用了各种仿真方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信