{"title":"Design and analysis of high speed and low power 6-bit flash ADC","authors":"N. Kalyani, M. Monica","doi":"10.1109/ICISC.2018.8398897","DOIUrl":null,"url":null,"abstract":"This paper proposes a high speed and low power 6 bit flash Analog to Digital Converter (ADC) architecture. It comprises of a simple two-transistor based Threshold Inverter Quantizer (TIQ) comparator, modified sample and hold circuit; and ROM encoder. The area and power consumed by the overall ADC architecture is reduced since the comparator transistor count is minimized to two. Existing non-clocked comparators are redesigned and analyzed for appropriate comparison with the proposed comparator. The 6 bit flash ADC consumes a total power of 8.8 mW at an operating speed of 2 GHZ while a single two-transistor based TIQ comparator consumes 0.8679 nW power and has a propagation delay of 46.31 ps for a supply voltage of 1.8 V. The design is implemented in Cadence Virtuoso analog design environment using 180 nm CMOS technology.","PeriodicalId":130592,"journal":{"name":"2018 2nd International Conference on Inventive Systems and Control (ICISC)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 2nd International Conference on Inventive Systems and Control (ICISC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICISC.2018.8398897","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6
Abstract
This paper proposes a high speed and low power 6 bit flash Analog to Digital Converter (ADC) architecture. It comprises of a simple two-transistor based Threshold Inverter Quantizer (TIQ) comparator, modified sample and hold circuit; and ROM encoder. The area and power consumed by the overall ADC architecture is reduced since the comparator transistor count is minimized to two. Existing non-clocked comparators are redesigned and analyzed for appropriate comparison with the proposed comparator. The 6 bit flash ADC consumes a total power of 8.8 mW at an operating speed of 2 GHZ while a single two-transistor based TIQ comparator consumes 0.8679 nW power and has a propagation delay of 46.31 ps for a supply voltage of 1.8 V. The design is implemented in Cadence Virtuoso analog design environment using 180 nm CMOS technology.