Dual Data-Rate Cyclic D/A Converter Using Semi Floating-Gate Devices

R. Jensen, Y. Berg
{"title":"Dual Data-Rate Cyclic D/A Converter Using Semi Floating-Gate Devices","authors":"R. Jensen, Y. Berg","doi":"10.1109/ISMVL.2007.15","DOIUrl":null,"url":null,"abstract":"This paper focuses on compact and configurable multiple-valued (MV) encoders. For this purpose, a new cyclic D/A converter circuit using semi floating-gate (SFG) inverters is proposed. Slow conversion rates are considered a problem in cyclic D/A converters. A new algorithm called Dual Data Rate (DDR) mode of operation is introduced allowing two iterations per clock cycle instead of only one when using SFG inverters. The proposed converter is implemented in a double poly 0.35 mum process. Experimental results are provided for radix 4, 8 and 16. Operation of both clock edges using DDR mode of operation is demonstrated. This gives a significant improvement in terms of conversion rate and noise-margins.","PeriodicalId":368339,"journal":{"name":"37th International Symposium on Multiple-Valued Logic (ISMVL'07)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-05-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"37th International Symposium on Multiple-Valued Logic (ISMVL'07)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISMVL.2007.15","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

This paper focuses on compact and configurable multiple-valued (MV) encoders. For this purpose, a new cyclic D/A converter circuit using semi floating-gate (SFG) inverters is proposed. Slow conversion rates are considered a problem in cyclic D/A converters. A new algorithm called Dual Data Rate (DDR) mode of operation is introduced allowing two iterations per clock cycle instead of only one when using SFG inverters. The proposed converter is implemented in a double poly 0.35 mum process. Experimental results are provided for radix 4, 8 and 16. Operation of both clock edges using DDR mode of operation is demonstrated. This gives a significant improvement in terms of conversion rate and noise-margins.
采用半浮门器件的双数据速率循环数模转换器
本文研究了一种紧凑的、可配置的多值编码器。为此,提出了一种基于半浮门(SFG)逆变器的循环D/ a转换电路。缓慢的转换速率被认为是循环D/ a转换器的一个问题。引入了一种称为双数据速率(DDR)操作模式的新算法,允许每个时钟周期两次迭代,而不是使用SFG逆变器时的一次迭代。该转换器采用双聚0.35 mum工艺实现。给出了基数4、8和16的实验结果。操作两个时钟边使用DDR操作模式进行了演示。这在转换率和噪声范围方面有了显著的改进。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信