XStatic: A Simulation Based ESD Verification and Debug Environment

Ganesh R. Shamnur, Rajesh R. Berigei
{"title":"XStatic: A Simulation Based ESD Verification and Debug Environment","authors":"Ganesh R. Shamnur, Rajesh R. Berigei","doi":"10.1109/ISQED.2008.32","DOIUrl":null,"url":null,"abstract":"Electrostatic discharge, the transfer of charge between bodies that alters device characteristics has become a major reliability concern in the semiconductor industry. Conventional approaches of using ESD testers to detect ESD defects are post-fabrication methods which leave narrow design time for ESD rectification. This paper discusses a CAD approach which captures ESD problems in the design phase enabling designers to build robust ESD structures. The discussed verification platform performs ESD simulations on the design and aids designers to locate and debug the potential ESD failure nodes in the circuit. This approach leads to robust ESD designs with minimal cycle-time and reduces silicon re-spins.","PeriodicalId":243121,"journal":{"name":"9th International Symposium on Quality Electronic Design (isqed 2008)","volume":"86 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-03-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"9th International Symposium on Quality Electronic Design (isqed 2008)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2008.32","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

Electrostatic discharge, the transfer of charge between bodies that alters device characteristics has become a major reliability concern in the semiconductor industry. Conventional approaches of using ESD testers to detect ESD defects are post-fabrication methods which leave narrow design time for ESD rectification. This paper discusses a CAD approach which captures ESD problems in the design phase enabling designers to build robust ESD structures. The discussed verification platform performs ESD simulations on the design and aids designers to locate and debug the potential ESD failure nodes in the circuit. This approach leads to robust ESD designs with minimal cycle-time and reduces silicon re-spins.
基于仿真的ESD验证与调试环境
静电放电,即改变器件特性的电荷在物体之间的转移,已成为半导体工业中主要的可靠性问题。使用ESD测试仪检测ESD缺陷的传统方法是制造后的方法,这使得ESD整流的设计时间很短。本文讨论了一种CAD方法,该方法在设计阶段捕获ESD问题,使设计人员能够构建健壮的ESD结构。所讨论的验证平台对设计进行ESD仿真,帮助设计人员定位和调试电路中潜在的ESD故障节点。这种方法可以在最短的周期时间内实现稳健的ESD设计,并减少硅的自旋。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信