Design of a systolic pattern matcher for Nanomagnet Logic

X. Ju, M. Becherer, P. Lugli, M. Niemier, W. Porod, G. Csaba
{"title":"Design of a systolic pattern matcher for Nanomagnet Logic","authors":"X. Ju, M. Becherer, P. Lugli, M. Niemier, W. Porod, G. Csaba","doi":"10.1109/IWCE.2012.6242837","DOIUrl":null,"url":null,"abstract":"Nanomagnet Logic (NML) is widely considered to be one of the promising for “beyond-CMOS” nanoscale architectures. So far only relatively simple circuits (nanomagnetic logic gates and adders) have been studied experimentally and in simulations. Here we investigate the possibility of building larger-scale computing devices from out-of-plane NML. We designed a systolic pattern matcher circuit that is in principle scalable to arbitrary number of nanomagnets and can match arbitrarily long patterns in an incoming data stream. The design of this systolic architecture for NML makes an important step toward large-scale devices.","PeriodicalId":375453,"journal":{"name":"2012 15th International Workshop on Computational Electronics","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-05-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 15th International Workshop on Computational Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWCE.2012.6242837","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Nanomagnet Logic (NML) is widely considered to be one of the promising for “beyond-CMOS” nanoscale architectures. So far only relatively simple circuits (nanomagnetic logic gates and adders) have been studied experimentally and in simulations. Here we investigate the possibility of building larger-scale computing devices from out-of-plane NML. We designed a systolic pattern matcher circuit that is in principle scalable to arbitrary number of nanomagnets and can match arbitrarily long patterns in an incoming data stream. The design of this systolic architecture for NML makes an important step toward large-scale devices.
纳米磁体逻辑的收缩模式匹配器设计
纳米磁体逻辑(NML)被广泛认为是“超越cmos”的纳米级架构之一。到目前为止,只有相对简单的电路(纳米磁逻辑门和加法器)进行了实验和模拟研究。在这里,我们研究了从面外NML构建更大规模计算设备的可能性。我们设计了一个收缩模式匹配电路,原则上可扩展到任意数量的纳米磁铁,并可以在传入数据流中匹配任意长的模式。这种面向NML的收缩架构的设计是迈向大规模设备的重要一步。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信