A low-power hybrid ADC architecture for high-speed medium-resolution applications

Seyed Alireza Zahrai, M. Onabajo
{"title":"A low-power hybrid ADC architecture for high-speed medium-resolution applications","authors":"Seyed Alireza Zahrai, M. Onabajo","doi":"10.1109/MWSCAS.2015.7282032","DOIUrl":null,"url":null,"abstract":"A low-power hybrid analog-to-digital converter (ADC) architecture for high-speed medium-resolution applications is introduced. The architecture is a subranging time-interleaved ADC. In the first stage, a fast flash ADC resolves the three most significant bits. The remaining bits are generated by four time-interleaved low-power successive approximation register (SAR) ADCs, leading to 8-bit 1GS/s operation overall. A combined sample-and-hold and capacitive digital-to-analog converter (SHDAC) circuit is proposed to perform front-end sampling and to shift the sampled voltage to the optimal operating region of the second stage. A buffer stage suppresses the loading effects and kickback noise of the SAR ADC on the SHDAC in each channel. Each SAR ADC is implemented with a comparator-based asynchronous binary-search (CABS) architecture. A switching scheme in the voltage buffer stage relaxes the amplifier specification requirements, leading to significant power reduction. The hybrid ADC was designed and simulated with a mix of behavioral models and transistor-level circuit designs in 130nm CMOS technology. It has a signal-to-noise-and-distortion ratio (SNDR) of 47.5dB with an input signal close to the Nyquist frequency. The estimated power consumption is 17mW from a 1.2V supply.","PeriodicalId":216613,"journal":{"name":"2015 IEEE 58th International Midwest Symposium on Circuits and Systems (MWSCAS)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE 58th International Midwest Symposium on Circuits and Systems (MWSCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2015.7282032","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

A low-power hybrid analog-to-digital converter (ADC) architecture for high-speed medium-resolution applications is introduced. The architecture is a subranging time-interleaved ADC. In the first stage, a fast flash ADC resolves the three most significant bits. The remaining bits are generated by four time-interleaved low-power successive approximation register (SAR) ADCs, leading to 8-bit 1GS/s operation overall. A combined sample-and-hold and capacitive digital-to-analog converter (SHDAC) circuit is proposed to perform front-end sampling and to shift the sampled voltage to the optimal operating region of the second stage. A buffer stage suppresses the loading effects and kickback noise of the SAR ADC on the SHDAC in each channel. Each SAR ADC is implemented with a comparator-based asynchronous binary-search (CABS) architecture. A switching scheme in the voltage buffer stage relaxes the amplifier specification requirements, leading to significant power reduction. The hybrid ADC was designed and simulated with a mix of behavioral models and transistor-level circuit designs in 130nm CMOS technology. It has a signal-to-noise-and-distortion ratio (SNDR) of 47.5dB with an input signal close to the Nyquist frequency. The estimated power consumption is 17mW from a 1.2V supply.
适用于高速中分辨率应用的低功耗混合ADC架构
介绍了一种适用于高速中分辨率应用的低功耗混合模数转换器(ADC)架构。该架构是一个分段时间交错ADC。在第一阶段,快速闪存ADC解析三个最高有效位。剩余的位由四个时间交错低功耗连续逼近寄存器(SAR) adc产生,导致8位1GS/s的总体操作。提出了一种采样保持与电容式数模转换器(SHDAC)相结合的电路,用于进行前端采样并将采样电压移至第二级的最佳工作区域。缓冲级抑制每个通道中SAR ADC对SHDAC的加载效应和反扰噪声。每个SAR ADC都使用基于比较器的异步二进制搜索(CABS)架构实现。电压缓冲级的开关方案放宽了放大器的规格要求,从而显著降低了功率。采用行为模型和晶体管级电路设计,在130nm CMOS技术下设计并仿真了混合ADC。它的信噪比(SNDR)为47.5dB,输入信号接近奈奎斯特频率。1.2V电源的估计功耗为17mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信