Towards integrated circuit thermal profiling for reduced power consumption: Evaluation of distributed sensing techniques

Andres Kwasinski, D. Kudithipudi
{"title":"Towards integrated circuit thermal profiling for reduced power consumption: Evaluation of distributed sensing techniques","authors":"Andres Kwasinski, D. Kudithipudi","doi":"10.1109/GREENCOMP.2010.5598276","DOIUrl":null,"url":null,"abstract":"Reducing the power consumption in integrated circuits will require the use of several techniques, many of which depends on accurate on-chip temperature measurement. Simultaneously, power consumption can be reduced by using smaller integration scales of System-on-Chip (SoC). This will require a comprehensive solution to the ensuing more frequent problems of reliability-related events. This paper introduces the use of an on-chip sensor network to monitor reliability-related parameter and to adapt local chip components to ensure continuing efficient operation with reduced power consumption. The sensor network design is constrained to present a negligible footprint in terms of the chip internal bandwidth use, power consumption and number and area of integrated components. In this context, this paper considers the problem of monitoring the time evolution of the complete chip thermal profile. Different distributed sensing and source compression schemes that leverage on the physical properties of heat propagation and networking of sensors are evaluated in terms of bandwidth and power consumption saving potential. Simulation results show the potential for these techniques to provide useful savings in on-chip communication bandwidth. Considering strict implementation complexity constraints, distributed source coding through binning is the evaluated technique that shows best performance.","PeriodicalId":262148,"journal":{"name":"International Conference on Green Computing","volume":"21 2","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-08-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Green Computing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GREENCOMP.2010.5598276","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Reducing the power consumption in integrated circuits will require the use of several techniques, many of which depends on accurate on-chip temperature measurement. Simultaneously, power consumption can be reduced by using smaller integration scales of System-on-Chip (SoC). This will require a comprehensive solution to the ensuing more frequent problems of reliability-related events. This paper introduces the use of an on-chip sensor network to monitor reliability-related parameter and to adapt local chip components to ensure continuing efficient operation with reduced power consumption. The sensor network design is constrained to present a negligible footprint in terms of the chip internal bandwidth use, power consumption and number and area of integrated components. In this context, this paper considers the problem of monitoring the time evolution of the complete chip thermal profile. Different distributed sensing and source compression schemes that leverage on the physical properties of heat propagation and networking of sensors are evaluated in terms of bandwidth and power consumption saving potential. Simulation results show the potential for these techniques to provide useful savings in on-chip communication bandwidth. Considering strict implementation complexity constraints, distributed source coding through binning is the evaluated technique that shows best performance.
面向降低功耗的集成电路热分析:分布式传感技术的评估
降低集成电路的功耗需要使用多种技术,其中许多技术依赖于精确的片上温度测量。同时,通过使用更小的集成规模的片上系统(SoC)可以降低功耗。这就需要全面解决随之而来的更频繁的与可靠性有关的事件问题。本文介绍了利用片上传感器网络来监测与可靠性相关的参数,并调整本地芯片组件,以确保在降低功耗的情况下持续高效运行。传感器网络设计在芯片内部带宽使用、功耗以及集成组件的数量和面积方面受到限制,可以忽略不计。在这种情况下,本文考虑了监控整个芯片热分布的时间演变问题。利用热传播和传感器网络物理特性的不同分布式传感和源压缩方案在带宽和功耗节约潜力方面进行了评估。仿真结果显示了这些技术在节省片上通信带宽方面的潜力。考虑到严格的实现复杂性约束,通过分组的分布式源代码编码是性能最好的技术。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信