Design of a high speed and low power digital matched filter for CDMA system

I. Saini, R. Sarin, M. Khosla, H. Singh
{"title":"Design of a high speed and low power digital matched filter for CDMA system","authors":"I. Saini, R. Sarin, M. Khosla, H. Singh","doi":"10.1109/APACE.2007.4603876","DOIUrl":null,"url":null,"abstract":"Code division multiple access (CDMA) is a rapidly expanding data transmission technique in the emerging universal mobile telecommunication system. Digital matched filter (DMF) in a CDMA system is used for correlating the received data with the transmitted data. The key issues in the design of a DMF are speed and power. This paper presents the design of a fine-grain pipelined DMF with clock gating with an objective to increase the speed and at the same time reduce the power consumption. The design has been verified through simulation and synthesis of the existing DMF and the proposed architectures. Verilog HDL coding of the design is done using Xilinx ISE design tool. Speed and estimated power consumption of the design are obtained using XST Synthesis and XPower tools of Xilinx respectively.","PeriodicalId":356424,"journal":{"name":"2007 Asia-Pacific Conference on Applied Electromagnetics","volume":"9 3","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 Asia-Pacific Conference on Applied Electromagnetics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APACE.2007.4603876","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

Code division multiple access (CDMA) is a rapidly expanding data transmission technique in the emerging universal mobile telecommunication system. Digital matched filter (DMF) in a CDMA system is used for correlating the received data with the transmitted data. The key issues in the design of a DMF are speed and power. This paper presents the design of a fine-grain pipelined DMF with clock gating with an objective to increase the speed and at the same time reduce the power consumption. The design has been verified through simulation and synthesis of the existing DMF and the proposed architectures. Verilog HDL coding of the design is done using Xilinx ISE design tool. Speed and estimated power consumption of the design are obtained using XST Synthesis and XPower tools of Xilinx respectively.
CDMA系统中高速低功耗数字匹配滤波器的设计
码分多址(CDMA)是在新兴的通用移动通信系统中迅速发展起来的数据传输技术。在CDMA系统中,数字匹配滤波器(DMF)用于将接收数据与发送数据相关联。DMF设计的关键问题是速度和功率。本文提出了一种带时钟门控的细粒度流水线DMF的设计,目的是在提高速度的同时降低功耗。通过对现有DMF和所提架构的仿真和综合,验证了该设计。设计的Verilog HDL编码使用赛灵思ISE设计工具完成。使用Xilinx的XST Synthesis和XPower工具分别获得了设计的速度和估计功耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信