CDFG对组合逻辑电路设计的影响研究

V. Balamurugan, N. Nandhitha
{"title":"CDFG对组合逻辑电路设计的影响研究","authors":"V. Balamurugan, N. Nandhitha","doi":"10.1109/ICCICCT.2014.6992983","DOIUrl":null,"url":null,"abstract":"CDFG plays the most important role in digital circuit design as it directly affects the area, speed and cost of the designed circuit. Hence in order to obtain an effective circuit, it is necessary to optimize CDFG. In this paper a detailed study on CDFGs for four different circuits is made for both pipelined and non-pipelined architecture. Performance is Measured in terms of number of circuit elements, delay and Balsa cost, it is found that the area complexity increases in the CDFGs of pipelined architectures. On the other hand, the CDFGs of non-pipelined architecture are computationally simpler. However latency decreases in the former when compared to the later.","PeriodicalId":6615,"journal":{"name":"2014 International Conference on Control, Instrumentation, Communication and Computational Technologies (ICCICCT)","volume":"6 1","pages":"340-343"},"PeriodicalIF":0.0000,"publicationDate":"2014-07-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Study on the impact of CDFG on the design aspects of combinational logic circuits\",\"authors\":\"V. Balamurugan, N. Nandhitha\",\"doi\":\"10.1109/ICCICCT.2014.6992983\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"CDFG plays the most important role in digital circuit design as it directly affects the area, speed and cost of the designed circuit. Hence in order to obtain an effective circuit, it is necessary to optimize CDFG. In this paper a detailed study on CDFGs for four different circuits is made for both pipelined and non-pipelined architecture. Performance is Measured in terms of number of circuit elements, delay and Balsa cost, it is found that the area complexity increases in the CDFGs of pipelined architectures. On the other hand, the CDFGs of non-pipelined architecture are computationally simpler. However latency decreases in the former when compared to the later.\",\"PeriodicalId\":6615,\"journal\":{\"name\":\"2014 International Conference on Control, Instrumentation, Communication and Computational Technologies (ICCICCT)\",\"volume\":\"6 1\",\"pages\":\"340-343\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-07-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 International Conference on Control, Instrumentation, Communication and Computational Technologies (ICCICCT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCICCT.2014.6992983\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Control, Instrumentation, Communication and Computational Technologies (ICCICCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCICCT.2014.6992983","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

CDFG在数字电路设计中起着至关重要的作用,它直接影响到设计电路的面积、速度和成本。因此,为了获得有效的电路,有必要对CDFG进行优化。本文对四种不同电路的cdfg进行了详细的研究,包括流水线结构和非流水线结构。从电路元件数量、延迟和Balsa成本等方面对cdfg的性能进行了测量,发现在流水线架构下cdfg的面积复杂度增加。另一方面,非流水线结构的cdfg在计算上更简单。然而,与后者相比,前者的延迟减少了。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Study on the impact of CDFG on the design aspects of combinational logic circuits
CDFG plays the most important role in digital circuit design as it directly affects the area, speed and cost of the designed circuit. Hence in order to obtain an effective circuit, it is necessary to optimize CDFG. In this paper a detailed study on CDFGs for four different circuits is made for both pipelined and non-pipelined architecture. Performance is Measured in terms of number of circuit elements, delay and Balsa cost, it is found that the area complexity increases in the CDFGs of pipelined architectures. On the other hand, the CDFGs of non-pipelined architecture are computationally simpler. However latency decreases in the former when compared to the later.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信