S. Kothari, J. Rathore, Krista R. Khiangte, S. Mahapatra, S. Lodha
{"title":"先进CMOS中GeSn栅极堆栈的层间工程","authors":"S. Kothari, J. Rathore, Krista R. Khiangte, S. Mahapatra, S. Lodha","doi":"10.1109/icee44586.2018.8937978","DOIUrl":null,"url":null,"abstract":"This work reports a comparative study of different interlayers (ILs) in low thermal budget gate stacks on GeSn substrates with 8.5% and 11% of Sn concentration. It is shown through electrical capacitance-voltage $(C-V)$ and xray photoelectron spectroscopy (XPS) characterization that aluminum-based ILs help in reducing the density of interface traps $(\\mathrm{D}_{it})$ by suppressing Sn-O formation during HfO2 high k dielectric deposition. Pre-oxidation before IL deposition was found to be essential to reduce the C–V stretch-out indicating reduction in $\\mathrm{D}_{it}$. XPS data also suggests that AlN is likely to perform better than Al2O3 as an IL for further reduction of $\\mathrm{D}_{it}$ at the GeSn gate stack interface.","PeriodicalId":6590,"journal":{"name":"2018 4th IEEE International Conference on Emerging Electronics (ICEE)","volume":"1 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Interlayer Engineering in GeSn Gate Stacks for Advanced CMOS\",\"authors\":\"S. Kothari, J. Rathore, Krista R. Khiangte, S. Mahapatra, S. Lodha\",\"doi\":\"10.1109/icee44586.2018.8937978\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work reports a comparative study of different interlayers (ILs) in low thermal budget gate stacks on GeSn substrates with 8.5% and 11% of Sn concentration. It is shown through electrical capacitance-voltage $(C-V)$ and xray photoelectron spectroscopy (XPS) characterization that aluminum-based ILs help in reducing the density of interface traps $(\\\\mathrm{D}_{it})$ by suppressing Sn-O formation during HfO2 high k dielectric deposition. Pre-oxidation before IL deposition was found to be essential to reduce the C–V stretch-out indicating reduction in $\\\\mathrm{D}_{it}$. XPS data also suggests that AlN is likely to perform better than Al2O3 as an IL for further reduction of $\\\\mathrm{D}_{it}$ at the GeSn gate stack interface.\",\"PeriodicalId\":6590,\"journal\":{\"name\":\"2018 4th IEEE International Conference on Emerging Electronics (ICEE)\",\"volume\":\"1 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 4th IEEE International Conference on Emerging Electronics (ICEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/icee44586.2018.8937978\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 4th IEEE International Conference on Emerging Electronics (ICEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/icee44586.2018.8937978","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Interlayer Engineering in GeSn Gate Stacks for Advanced CMOS
This work reports a comparative study of different interlayers (ILs) in low thermal budget gate stacks on GeSn substrates with 8.5% and 11% of Sn concentration. It is shown through electrical capacitance-voltage $(C-V)$ and xray photoelectron spectroscopy (XPS) characterization that aluminum-based ILs help in reducing the density of interface traps $(\mathrm{D}_{it})$ by suppressing Sn-O formation during HfO2 high k dielectric deposition. Pre-oxidation before IL deposition was found to be essential to reduce the C–V stretch-out indicating reduction in $\mathrm{D}_{it}$. XPS data also suggests that AlN is likely to perform better than Al2O3 as an IL for further reduction of $\mathrm{D}_{it}$ at the GeSn gate stack interface.