VLSI电路测试功率最小化:综述

G. Kumar, K. Paramasivam
{"title":"VLSI电路测试功率最小化:综述","authors":"G. Kumar, K. Paramasivam","doi":"10.1109/ICCCNT.2013.6726569","DOIUrl":null,"url":null,"abstract":"Modern IC design and manufacturing techniques are growing such that the transistor count on a single chip escalates exponentially with complex Embedded and DSP cores in it. Hence, testing of such complex ICs are extremely challenging. It is a well-known fact that test power is several times higher than functional power. Today's Ultra-Low Power devices in deep sub-micron technologies used for embedded applications in bio-medical electronics, wireless sensor networks and sophisticated battery operated portable electronic products such as laptops, cell phones, audio-video based multimedia products makes power management a critical parameter for test engineers. This survey paper first gives an overview of the need and importance of reducing test power of VLSI circuits. Next, a detailed survey of, recent approaches towards low power testing of high density VLSI circuits are presented. A comparison of, newly developed test solutions with respect to key parameters of low power testing like, test power, test energy, node switching activity and so on is presented for choosing a best possible solution. Finally, an insight towards benchmark circuits to be used for testing and EDA tools available for DFT is discussed. Good periodical survey in any research area is essential for better understanding of its basics and it also indicates the trends and scope for future research in the chosen area.","PeriodicalId":6330,"journal":{"name":"2013 Fourth International Conference on Computing, Communications and Networking Technologies (ICCCNT)","volume":"42 1","pages":"1-6"},"PeriodicalIF":0.0000,"publicationDate":"2013-07-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"Test power minimization of VLSI circuits: A survey\",\"authors\":\"G. Kumar, K. Paramasivam\",\"doi\":\"10.1109/ICCCNT.2013.6726569\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Modern IC design and manufacturing techniques are growing such that the transistor count on a single chip escalates exponentially with complex Embedded and DSP cores in it. Hence, testing of such complex ICs are extremely challenging. It is a well-known fact that test power is several times higher than functional power. Today's Ultra-Low Power devices in deep sub-micron technologies used for embedded applications in bio-medical electronics, wireless sensor networks and sophisticated battery operated portable electronic products such as laptops, cell phones, audio-video based multimedia products makes power management a critical parameter for test engineers. This survey paper first gives an overview of the need and importance of reducing test power of VLSI circuits. Next, a detailed survey of, recent approaches towards low power testing of high density VLSI circuits are presented. A comparison of, newly developed test solutions with respect to key parameters of low power testing like, test power, test energy, node switching activity and so on is presented for choosing a best possible solution. Finally, an insight towards benchmark circuits to be used for testing and EDA tools available for DFT is discussed. Good periodical survey in any research area is essential for better understanding of its basics and it also indicates the trends and scope for future research in the chosen area.\",\"PeriodicalId\":6330,\"journal\":{\"name\":\"2013 Fourth International Conference on Computing, Communications and Networking Technologies (ICCCNT)\",\"volume\":\"42 1\",\"pages\":\"1-6\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-07-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 Fourth International Conference on Computing, Communications and Networking Technologies (ICCCNT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCCNT.2013.6726569\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 Fourth International Conference on Computing, Communications and Networking Technologies (ICCCNT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCNT.2013.6726569","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

摘要

现代集成电路设计和制造技术的发展使得单个芯片上的晶体管数量呈指数级增长,其中包含复杂的嵌入式和DSP内核。因此,测试如此复杂的集成电路是极具挑战性的。众所周知,测试功率比功能功率高好几倍。当今的超低功耗器件采用深亚微米技术,用于生物医学电子、无线传感器网络和复杂的电池供电便携式电子产品(如笔记本电脑、手机、基于音频视频的多媒体产品)的嵌入式应用,使电源管理成为测试工程师的关键参数。本文首先概述了降低VLSI电路测试功耗的必要性和重要性。接下来,详细介绍了高密度VLSI电路低功耗测试的最新方法。针对低功耗测试的关键参数,如测试功率、测试能量、节点切换活动性等,对新开发的测试方案进行了比较,以选择最佳方案。最后,对用于测试的基准电路和可用于DFT的EDA工具进行了讨论。在任何研究领域,良好的定期调查对于更好地理解其基础知识是必不可少的,它也表明了所选领域未来研究的趋势和范围。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Test power minimization of VLSI circuits: A survey
Modern IC design and manufacturing techniques are growing such that the transistor count on a single chip escalates exponentially with complex Embedded and DSP cores in it. Hence, testing of such complex ICs are extremely challenging. It is a well-known fact that test power is several times higher than functional power. Today's Ultra-Low Power devices in deep sub-micron technologies used for embedded applications in bio-medical electronics, wireless sensor networks and sophisticated battery operated portable electronic products such as laptops, cell phones, audio-video based multimedia products makes power management a critical parameter for test engineers. This survey paper first gives an overview of the need and importance of reducing test power of VLSI circuits. Next, a detailed survey of, recent approaches towards low power testing of high density VLSI circuits are presented. A comparison of, newly developed test solutions with respect to key parameters of low power testing like, test power, test energy, node switching activity and so on is presented for choosing a best possible solution. Finally, an insight towards benchmark circuits to be used for testing and EDA tools available for DFT is discussed. Good periodical survey in any research area is essential for better understanding of its basics and it also indicates the trends and scope for future research in the chosen area.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信