{"title":"采用三阶噪声整形时间-数字转换器的28.5-33.5GHz分数n锁相环,分辨率为176fs","authors":"M. B. Dayanik, Nicholas Collins, M. Flynn","doi":"10.1109/ESSCIRC.2015.7313906","DOIUrl":null,"url":null,"abstract":"This paper presents a 65nm CMOS 28.5GHz-to-33.5GHz mostly digital fractional-N PLL based on a new 3rd order noise-shaping continuous time delta sigma time-to-digital converter (TDC). With a measured time resolution of 176fs, the TDC has the finest measured time resolution in a 1MHz bandwidth of any published TDC, to the best knowledge of the authors. The PLL achieves a normalized phase noise of -213dBc/Hz2 (at a 100kHz offset) and FoMJitter of -230dB (from 10kHz-to-1MHz). Both the normalized phase noise and FoMJitter are 5dB better than for any published digital integer or digital fractional-N high frequency (>20GHz) PLL.","PeriodicalId":11845,"journal":{"name":"ESSCIRC Conference 2015 - 41st European Solid-State Circuits Conference (ESSCIRC)","volume":"112 1","pages":"376-379"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"A 28.5–33.5GHz fractional-N PLL using a 3rd order noise shaping time-to-digital converter with 176fs resolution\",\"authors\":\"M. B. Dayanik, Nicholas Collins, M. Flynn\",\"doi\":\"10.1109/ESSCIRC.2015.7313906\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a 65nm CMOS 28.5GHz-to-33.5GHz mostly digital fractional-N PLL based on a new 3rd order noise-shaping continuous time delta sigma time-to-digital converter (TDC). With a measured time resolution of 176fs, the TDC has the finest measured time resolution in a 1MHz bandwidth of any published TDC, to the best knowledge of the authors. The PLL achieves a normalized phase noise of -213dBc/Hz2 (at a 100kHz offset) and FoMJitter of -230dB (from 10kHz-to-1MHz). Both the normalized phase noise and FoMJitter are 5dB better than for any published digital integer or digital fractional-N high frequency (>20GHz) PLL.\",\"PeriodicalId\":11845,\"journal\":{\"name\":\"ESSCIRC Conference 2015 - 41st European Solid-State Circuits Conference (ESSCIRC)\",\"volume\":\"112 1\",\"pages\":\"376-379\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC Conference 2015 - 41st European Solid-State Circuits Conference (ESSCIRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC.2015.7313906\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC Conference 2015 - 41st European Solid-State Circuits Conference (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2015.7313906","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A 28.5–33.5GHz fractional-N PLL using a 3rd order noise shaping time-to-digital converter with 176fs resolution
This paper presents a 65nm CMOS 28.5GHz-to-33.5GHz mostly digital fractional-N PLL based on a new 3rd order noise-shaping continuous time delta sigma time-to-digital converter (TDC). With a measured time resolution of 176fs, the TDC has the finest measured time resolution in a 1MHz bandwidth of any published TDC, to the best knowledge of the authors. The PLL achieves a normalized phase noise of -213dBc/Hz2 (at a 100kHz offset) and FoMJitter of -230dB (from 10kHz-to-1MHz). Both the normalized phase noise and FoMJitter are 5dB better than for any published digital integer or digital fractional-N high frequency (>20GHz) PLL.