一种100mhz -基准,8GHz/16GHz, 177fsrms/223fsrms基于ro的IL-ADPLL,结合参考八倍器和基于概率的快速相位误差校准

Hyojun Kim, H. Oh, W. Jung, Yoonho Song, Jonghyun Oh, D. Jeong
{"title":"一种100mhz -基准,8GHz/16GHz, 177fsrms/223fsrms基于ro的IL-ADPLL,结合参考八倍器和基于概率的快速相位误差校准","authors":"Hyojun Kim, H. Oh, W. Jung, Yoonho Song, Jonghyun Oh, D. Jeong","doi":"10.1109/ISSCC42614.2022.9731714","DOIUrl":null,"url":null,"abstract":"A ring oscillator (RO) generates a multi-phase clock with a large tuning range in a small area, enabling a per-lane implementation in multilane communication applications. However, a high-frequency RO suffers from inferior phase noise, which is exacerbated by its high flicker-noise corner [1], being unsuitable to be a precision-timing clock source for a high-throughput interface. While injection locking widens the noise-suppression bandwidth of an RO-based phase-locked loop (PLL) [2], its effectiveness to overall jitter is limited only to those with low multiplication factors. By exploiting the accumulation-free nature of jitter in delay-locked loops [3], the reference multiplier in [4] generates a clean mid-frequency clock and then is cascaded to a high-frequency PLL, achieving a low output jitter despite a high multiplication factor. However, the background calibration for the large delay errors in the reference multiplier due to process, supply voltage, and temperature (PVT) variations necessitates an excessive settling time, which is in the order of a few milliseconds at worst. While the reference multiplier in [5] achieves very low noise, its calibration, which also requires a long settling time, should be preceded by a post-fabrication trimming. In [6], another viable method for reference multiplication is presented. However, the long calibration time remains unsolved due to the required low noise contribution of its calibration PLL. In this paper, we present a 100MHz-reference, 8GHz/16GHz RO-based injection-locked all-digital PLL (IL-ADPLL) that incorporates a reference octupler (8xREF) with a probability-based adaptive calibration algorithm. The presented algorithm enables a fast, accurate phase-error calibration both under startup and after sudden environmental disturbance, e.g., a supply hop.","PeriodicalId":6830,"journal":{"name":"2022 IEEE International Solid- State Circuits Conference (ISSCC)","volume":"11 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2022-02-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A 100MHz-Reference, 8GHz/16GHz, 177fsrms/223fsrms RO-Based IL-ADPLL Incorporating Reference Octupler with Probability-Based Fast Phase-Error Calibration\",\"authors\":\"Hyojun Kim, H. Oh, W. Jung, Yoonho Song, Jonghyun Oh, D. Jeong\",\"doi\":\"10.1109/ISSCC42614.2022.9731714\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A ring oscillator (RO) generates a multi-phase clock with a large tuning range in a small area, enabling a per-lane implementation in multilane communication applications. However, a high-frequency RO suffers from inferior phase noise, which is exacerbated by its high flicker-noise corner [1], being unsuitable to be a precision-timing clock source for a high-throughput interface. While injection locking widens the noise-suppression bandwidth of an RO-based phase-locked loop (PLL) [2], its effectiveness to overall jitter is limited only to those with low multiplication factors. By exploiting the accumulation-free nature of jitter in delay-locked loops [3], the reference multiplier in [4] generates a clean mid-frequency clock and then is cascaded to a high-frequency PLL, achieving a low output jitter despite a high multiplication factor. However, the background calibration for the large delay errors in the reference multiplier due to process, supply voltage, and temperature (PVT) variations necessitates an excessive settling time, which is in the order of a few milliseconds at worst. While the reference multiplier in [5] achieves very low noise, its calibration, which also requires a long settling time, should be preceded by a post-fabrication trimming. In [6], another viable method for reference multiplication is presented. However, the long calibration time remains unsolved due to the required low noise contribution of its calibration PLL. In this paper, we present a 100MHz-reference, 8GHz/16GHz RO-based injection-locked all-digital PLL (IL-ADPLL) that incorporates a reference octupler (8xREF) with a probability-based adaptive calibration algorithm. The presented algorithm enables a fast, accurate phase-error calibration both under startup and after sudden environmental disturbance, e.g., a supply hop.\",\"PeriodicalId\":6830,\"journal\":{\"name\":\"2022 IEEE International Solid- State Circuits Conference (ISSCC)\",\"volume\":\"11 1\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-02-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE International Solid- State Circuits Conference (ISSCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSCC42614.2022.9731714\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Solid- State Circuits Conference (ISSCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC42614.2022.9731714","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

环形振荡器(RO)在小范围内产生具有大调谐范围的多相时钟,使多通道通信应用中的每通道实现成为可能。然而,高频RO的相位噪声较差,并且由于其高闪烁噪声角[1]而加剧了这一问题,因此不适合作为高吞吐量接口的精确定时时钟源。虽然注入锁定可以扩大基于ro的锁相环(PLL)的噪声抑制带宽[2],但其对整体抖动的有效性仅限于低倍增因子的锁相环。通过利用延迟锁定环路中抖动的无累加特性[3],[4]中的参考乘法器产生一个干净的中频时钟,然后级联到高频锁相环,实现了低输出抖动,尽管倍增系数很高。然而,由于工艺、电源电压和温度(PVT)的变化,参考乘法器中的大延迟误差的背景校准需要过多的稳定时间,这在最坏的情况下是几毫秒。虽然[5]中的参考乘法器实现了非常低的噪声,但它的校准也需要很长的稳定时间,因此应该在制作后进行修整。文献[6]提出了另一种可行的参考乘法方法。然而,由于其校准锁相环需要低噪声贡献,因此校准时间长仍未解决。在本文中,我们提出了一种100mhz参考,8GHz/16GHz基于ro的注入锁定全数字锁相环(IL-ADPLL),该锁相环结合了参考八倍器(8xREF)和基于概率的自适应校准算法。所提出的算法能够在启动和突发环境干扰(例如电源跳跃)之后快速,准确地校准相位误差。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 100MHz-Reference, 8GHz/16GHz, 177fsrms/223fsrms RO-Based IL-ADPLL Incorporating Reference Octupler with Probability-Based Fast Phase-Error Calibration
A ring oscillator (RO) generates a multi-phase clock with a large tuning range in a small area, enabling a per-lane implementation in multilane communication applications. However, a high-frequency RO suffers from inferior phase noise, which is exacerbated by its high flicker-noise corner [1], being unsuitable to be a precision-timing clock source for a high-throughput interface. While injection locking widens the noise-suppression bandwidth of an RO-based phase-locked loop (PLL) [2], its effectiveness to overall jitter is limited only to those with low multiplication factors. By exploiting the accumulation-free nature of jitter in delay-locked loops [3], the reference multiplier in [4] generates a clean mid-frequency clock and then is cascaded to a high-frequency PLL, achieving a low output jitter despite a high multiplication factor. However, the background calibration for the large delay errors in the reference multiplier due to process, supply voltage, and temperature (PVT) variations necessitates an excessive settling time, which is in the order of a few milliseconds at worst. While the reference multiplier in [5] achieves very low noise, its calibration, which also requires a long settling time, should be preceded by a post-fabrication trimming. In [6], another viable method for reference multiplication is presented. However, the long calibration time remains unsolved due to the required low noise contribution of its calibration PLL. In this paper, we present a 100MHz-reference, 8GHz/16GHz RO-based injection-locked all-digital PLL (IL-ADPLL) that incorporates a reference octupler (8xREF) with a probability-based adaptive calibration algorithm. The presented algorithm enables a fast, accurate phase-error calibration both under startup and after sudden environmental disturbance, e.g., a supply hop.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信