分层fpga的快速布局和全局路由集成算法

Li-Min Zhu, Ji-Nian Bian, Qiang Zhou, Yici Cai
{"title":"分层fpga的快速布局和全局路由集成算法","authors":"Li-Min Zhu, Ji-Nian Bian, Qiang Zhou, Yici Cai","doi":"10.1109/ICIST.2011.5765210","DOIUrl":null,"url":null,"abstract":"Traditional physical design of FPGAs is usually divided into 2 phases, placement and routing. While it simplifies design modelling and algorithm implementation, some problems such as mismatches between the two will also occur when a valid placed circuit can't be globally routed. The mismatches can significant increase the overall runtime of the physical design. A new placement and global routing integrated algorithm is proposed in order to reduce these mismatches. By immediately applying a global routing feedback to each placement step, the invalid placement step can be found and re-placed. Finally, a valid placed, globally routed circuit is obtained ready for the following detailed routing. This algorithm also takes advantages of the architectural features of the new hierarchical FPGAs and employs clustering at each placement step. As the clustering algorithm is hierarchical in its essence, it is very similar with the FPGA in structure. As a result, the proposed algorithm is very fast in runtime due to all these facts. The experimental results show that a very large circuit can be placed and globally routed very quickly in just a few seconds.","PeriodicalId":6408,"journal":{"name":"2009 International Conference on Environmental Science and Information Application Technology","volume":"1 1","pages":"52-57"},"PeriodicalIF":0.0000,"publicationDate":"2011-03-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A fast placement and global routing integrated algorithm for hierarchical FPGAs\",\"authors\":\"Li-Min Zhu, Ji-Nian Bian, Qiang Zhou, Yici Cai\",\"doi\":\"10.1109/ICIST.2011.5765210\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Traditional physical design of FPGAs is usually divided into 2 phases, placement and routing. While it simplifies design modelling and algorithm implementation, some problems such as mismatches between the two will also occur when a valid placed circuit can't be globally routed. The mismatches can significant increase the overall runtime of the physical design. A new placement and global routing integrated algorithm is proposed in order to reduce these mismatches. By immediately applying a global routing feedback to each placement step, the invalid placement step can be found and re-placed. Finally, a valid placed, globally routed circuit is obtained ready for the following detailed routing. This algorithm also takes advantages of the architectural features of the new hierarchical FPGAs and employs clustering at each placement step. As the clustering algorithm is hierarchical in its essence, it is very similar with the FPGA in structure. As a result, the proposed algorithm is very fast in runtime due to all these facts. The experimental results show that a very large circuit can be placed and globally routed very quickly in just a few seconds.\",\"PeriodicalId\":6408,\"journal\":{\"name\":\"2009 International Conference on Environmental Science and Information Application Technology\",\"volume\":\"1 1\",\"pages\":\"52-57\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-03-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 International Conference on Environmental Science and Information Application Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICIST.2011.5765210\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Conference on Environmental Science and Information Application Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIST.2011.5765210","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

传统fpga的物理设计通常分为两个阶段:布局和布线。虽然它简化了设计建模和算法实现,但当一个有效的放置电路不能全局路由时,也会出现两者不匹配等问题。不匹配会显著增加物理设计的总体运行时间。为了减少这种不匹配,提出了一种新的布局和全局路由集成算法。通过立即对每个放置步骤应用全局路由反馈,可以找到并重新放置无效的放置步骤。最后,获得一个有效的放置的全局路由电路,为下面的详细路由做好准备。该算法还利用了新型分层fpga的体系结构特点,并在每个放置步骤中采用聚类。由于聚类算法本质上是层次化的,因此在结构上与FPGA非常相似。综上所述,该算法的运行速度非常快。实验结果表明,一个非常大的电路可以在几秒钟内快速放置和全局路由。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A fast placement and global routing integrated algorithm for hierarchical FPGAs
Traditional physical design of FPGAs is usually divided into 2 phases, placement and routing. While it simplifies design modelling and algorithm implementation, some problems such as mismatches between the two will also occur when a valid placed circuit can't be globally routed. The mismatches can significant increase the overall runtime of the physical design. A new placement and global routing integrated algorithm is proposed in order to reduce these mismatches. By immediately applying a global routing feedback to each placement step, the invalid placement step can be found and re-placed. Finally, a valid placed, globally routed circuit is obtained ready for the following detailed routing. This algorithm also takes advantages of the architectural features of the new hierarchical FPGAs and employs clustering at each placement step. As the clustering algorithm is hierarchical in its essence, it is very similar with the FPGA in structure. As a result, the proposed algorithm is very fast in runtime due to all these facts. The experimental results show that a very large circuit can be placed and globally routed very quickly in just a few seconds.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信