用于恶劣辐射环境的多事件瞬态软误差门级模拟器

A. Mochizuki, N. Onizawa, A. Tamakoshi, T. Hanyu
{"title":"用于恶劣辐射环境的多事件瞬态软误差门级模拟器","authors":"A. Mochizuki, N. Onizawa, A. Tamakoshi, T. Hanyu","doi":"10.1109/TENCON.2015.7373147","DOIUrl":null,"url":null,"abstract":"A gate-level simulator considering a multiple-event transient (MET) is proposed to design soft-error resilient VLSI chips for harsh radiation environments. Single event transients (SETs) at several logic gates might occur independently during a clock cycle, causing a wrong “pulse” captured in a D-flip-flop (D-F/F). To investigate the MET influence, SET effects at each gate are precisely modelled in the proposed primitive cell library. The proposed MET model can program the following three parameters of soft-error pulse as 1) probability of pulse generation, 2) the pulse width, and 3) the pulse position during each internal cycle. Moreover, the probability of generating the wrong pulse, its width, and its position are individually decided at each primitive cell, so that multi-event pulse generations at a combinational circuit are performed. For example, typical benchmark circuits synthesized under a 90nm CMOS technology are simulated in the proposed cell library, and the soft-error effect due to circuit styles is evaluated in accordance with the variety of fault-injection rate. Several correct logical values captured at each D-F/F are generated in spite of false conditions on internal nodes. This proposed cell library for a soft-error simulator at the harsh radiation environments is effectively used to re-verify the existing fault-tolerant circuits such as an ECC.","PeriodicalId":22200,"journal":{"name":"TENCON 2015 - 2015 IEEE Region 10 Conference","volume":"1 1","pages":"1-6"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Multiple-event-transient soft-error gate-level simulator for harsh radiation environments\",\"authors\":\"A. Mochizuki, N. Onizawa, A. Tamakoshi, T. Hanyu\",\"doi\":\"10.1109/TENCON.2015.7373147\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A gate-level simulator considering a multiple-event transient (MET) is proposed to design soft-error resilient VLSI chips for harsh radiation environments. Single event transients (SETs) at several logic gates might occur independently during a clock cycle, causing a wrong “pulse” captured in a D-flip-flop (D-F/F). To investigate the MET influence, SET effects at each gate are precisely modelled in the proposed primitive cell library. The proposed MET model can program the following three parameters of soft-error pulse as 1) probability of pulse generation, 2) the pulse width, and 3) the pulse position during each internal cycle. Moreover, the probability of generating the wrong pulse, its width, and its position are individually decided at each primitive cell, so that multi-event pulse generations at a combinational circuit are performed. For example, typical benchmark circuits synthesized under a 90nm CMOS technology are simulated in the proposed cell library, and the soft-error effect due to circuit styles is evaluated in accordance with the variety of fault-injection rate. Several correct logical values captured at each D-F/F are generated in spite of false conditions on internal nodes. This proposed cell library for a soft-error simulator at the harsh radiation environments is effectively used to re-verify the existing fault-tolerant circuits such as an ECC.\",\"PeriodicalId\":22200,\"journal\":{\"name\":\"TENCON 2015 - 2015 IEEE Region 10 Conference\",\"volume\":\"1 1\",\"pages\":\"1-6\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"TENCON 2015 - 2015 IEEE Region 10 Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TENCON.2015.7373147\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"TENCON 2015 - 2015 IEEE Region 10 Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENCON.2015.7373147","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

为了设计适应恶劣辐射环境的软误差弹性VLSI芯片,提出了一种考虑多事件瞬态(MET)的门级模拟器。多个逻辑门的单事件瞬变(set)可能在一个时钟周期内独立发生,导致d触发器(D-F/F)捕获的错误“脉冲”。为了研究MET的影响,在提出的原始细胞库中精确模拟了每个门的SET效应。所提出的MET模型可以对软误差脉冲的三个参数进行编程:1)脉冲产生的概率,2)脉冲宽度,3)每个内周期的脉冲位置。此外,在每个原始单元中分别确定产生错误脉冲的概率、宽度和位置,从而在组合电路中进行多事件脉冲生成。以在90nm CMOS技术下合成的典型基准电路为例,在所提出的单元库中进行了仿真,并根据故障注入率的变化评估了电路类型对软误差的影响。尽管内部节点上的条件为假,但在每个D-F/F捕获的几个正确的逻辑值仍会生成。在恶劣辐射环境下,本文提出的软误差模拟器单元库可有效地用于重新验证现有的容错电路,如ECC。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Multiple-event-transient soft-error gate-level simulator for harsh radiation environments
A gate-level simulator considering a multiple-event transient (MET) is proposed to design soft-error resilient VLSI chips for harsh radiation environments. Single event transients (SETs) at several logic gates might occur independently during a clock cycle, causing a wrong “pulse” captured in a D-flip-flop (D-F/F). To investigate the MET influence, SET effects at each gate are precisely modelled in the proposed primitive cell library. The proposed MET model can program the following three parameters of soft-error pulse as 1) probability of pulse generation, 2) the pulse width, and 3) the pulse position during each internal cycle. Moreover, the probability of generating the wrong pulse, its width, and its position are individually decided at each primitive cell, so that multi-event pulse generations at a combinational circuit are performed. For example, typical benchmark circuits synthesized under a 90nm CMOS technology are simulated in the proposed cell library, and the soft-error effect due to circuit styles is evaluated in accordance with the variety of fault-injection rate. Several correct logical values captured at each D-F/F are generated in spite of false conditions on internal nodes. This proposed cell library for a soft-error simulator at the harsh radiation environments is effectively used to re-verify the existing fault-tolerant circuits such as an ECC.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信