{"title":"一种用于2位/周期SAR adc的节能开关技术","authors":"Dune-Ting Fan, Ren-Hao Yeh, Y. Chu, T. Tsai","doi":"10.1109/ISMICT.2015.7107521","DOIUrl":null,"url":null,"abstract":"A new energy-efficient switching technique for 2bit /cycle successive approximation register (SAR) analog-to-digital converters (ADCs) is presented. The proposed switching technique achieves 97.91% less switching energy and 75% less total capacitance over the conventional architecture. A LSB correction method is also proposed to relax the accuracy requirement on the comparator. The prototype was designed in a TSMC 90-nm CMOS process technology. The post-layout simulation results show that the ADC achieves a SNDR of 59.83 dB, power consumption of 0.879 mW and FoM of 10.94 fJ /conversion-step at 100 MHz sampling rate with a 1 V supply voltage.","PeriodicalId":6624,"journal":{"name":"2015 9th International Symposium on Medical Information and Communication Technology (ISMICT)","volume":"34 1","pages":"166-169"},"PeriodicalIF":0.0000,"publicationDate":"2015-03-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An energy-efficient switching technique for 2-bit/cycle SAR ADCs\",\"authors\":\"Dune-Ting Fan, Ren-Hao Yeh, Y. Chu, T. Tsai\",\"doi\":\"10.1109/ISMICT.2015.7107521\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A new energy-efficient switching technique for 2bit /cycle successive approximation register (SAR) analog-to-digital converters (ADCs) is presented. The proposed switching technique achieves 97.91% less switching energy and 75% less total capacitance over the conventional architecture. A LSB correction method is also proposed to relax the accuracy requirement on the comparator. The prototype was designed in a TSMC 90-nm CMOS process technology. The post-layout simulation results show that the ADC achieves a SNDR of 59.83 dB, power consumption of 0.879 mW and FoM of 10.94 fJ /conversion-step at 100 MHz sampling rate with a 1 V supply voltage.\",\"PeriodicalId\":6624,\"journal\":{\"name\":\"2015 9th International Symposium on Medical Information and Communication Technology (ISMICT)\",\"volume\":\"34 1\",\"pages\":\"166-169\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-03-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 9th International Symposium on Medical Information and Communication Technology (ISMICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISMICT.2015.7107521\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 9th International Symposium on Medical Information and Communication Technology (ISMICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISMICT.2015.7107521","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An energy-efficient switching technique for 2-bit/cycle SAR ADCs
A new energy-efficient switching technique for 2bit /cycle successive approximation register (SAR) analog-to-digital converters (ADCs) is presented. The proposed switching technique achieves 97.91% less switching energy and 75% less total capacitance over the conventional architecture. A LSB correction method is also proposed to relax the accuracy requirement on the comparator. The prototype was designed in a TSMC 90-nm CMOS process technology. The post-layout simulation results show that the ADC achieves a SNDR of 59.83 dB, power consumption of 0.879 mW and FoM of 10.94 fJ /conversion-step at 100 MHz sampling rate with a 1 V supply voltage.