用于无源差分UHF RFID前端的射频电压限制器采用40纳米CMOS技术

Lukas Zoscher, J. Grosinger, U. Muehlmann, H. Watzinger, W. Bosch
{"title":"用于无源差分UHF RFID前端的射频电压限制器采用40纳米CMOS技术","authors":"Lukas Zoscher, J. Grosinger, U. Muehlmann, H. Watzinger, W. Bosch","doi":"10.1109/MWSYM.2015.7166839","DOIUrl":null,"url":null,"abstract":"Passive differential UHF radiofrequency identification (RFID) front-ends may experience at high input power levels voltage amplitudes exceeding the maximum voltage ratings of the respective CMOS technology. The risk of damaging overvoltage stress increases significantly with circuits moving to technologies below the 100nm node. This work gives a discussion on characteristics of central building blocks of a UHF RFID frontend in a 40nm low-power CMOS technology under high-power conditions. The investigation reveals the limitations of front-ends without dedicated RF limiter structures. Thus, we present two stand-alone RF voltage limiter designs that mitigate overvoltage stress risks. Simulation results demonstrate the capability of the two RF limiter circuits to restrict the voltage amplitude to values of lower than 1.1V at an available power of 20 dBm.","PeriodicalId":6493,"journal":{"name":"2015 IEEE MTT-S International Microwave Symposium","volume":"12 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2015-05-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"RF voltage limiters for passive differential UHF RFID front-ends in a 40 nm CMOS technology\",\"authors\":\"Lukas Zoscher, J. Grosinger, U. Muehlmann, H. Watzinger, W. Bosch\",\"doi\":\"10.1109/MWSYM.2015.7166839\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Passive differential UHF radiofrequency identification (RFID) front-ends may experience at high input power levels voltage amplitudes exceeding the maximum voltage ratings of the respective CMOS technology. The risk of damaging overvoltage stress increases significantly with circuits moving to technologies below the 100nm node. This work gives a discussion on characteristics of central building blocks of a UHF RFID frontend in a 40nm low-power CMOS technology under high-power conditions. The investigation reveals the limitations of front-ends without dedicated RF limiter structures. Thus, we present two stand-alone RF voltage limiter designs that mitigate overvoltage stress risks. Simulation results demonstrate the capability of the two RF limiter circuits to restrict the voltage amplitude to values of lower than 1.1V at an available power of 20 dBm.\",\"PeriodicalId\":6493,\"journal\":{\"name\":\"2015 IEEE MTT-S International Microwave Symposium\",\"volume\":\"12 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-05-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE MTT-S International Microwave Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MWSYM.2015.7166839\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE MTT-S International Microwave Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSYM.2015.7166839","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

无源差分UHF射频识别(RFID)前端在高输入功率水平下可能会遇到电压幅值超过各自CMOS技术的最大额定电压的情况。随着电路转向100nm以下的技术,损坏过电压应力的风险显著增加。本工作讨论了在高功率条件下,40nm低功耗CMOS技术中UHF RFID前端的中心构建块的特性。调查揭示了没有专用射频限制器结构的前端的局限性。因此,我们提出了两种独立的射频限压器设计,以减轻过压应力风险。仿真结果表明,在20 dBm的可用功率下,这两种射频限制电路能够将电压幅值限制在1.1V以下。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
RF voltage limiters for passive differential UHF RFID front-ends in a 40 nm CMOS technology
Passive differential UHF radiofrequency identification (RFID) front-ends may experience at high input power levels voltage amplitudes exceeding the maximum voltage ratings of the respective CMOS technology. The risk of damaging overvoltage stress increases significantly with circuits moving to technologies below the 100nm node. This work gives a discussion on characteristics of central building blocks of a UHF RFID frontend in a 40nm low-power CMOS technology under high-power conditions. The investigation reveals the limitations of front-ends without dedicated RF limiter structures. Thus, we present two stand-alone RF voltage limiter designs that mitigate overvoltage stress risks. Simulation results demonstrate the capability of the two RF limiter circuits to restrict the voltage amplitude to values of lower than 1.1V at an available power of 20 dBm.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信