用于多标准GNSS的90纳米CMOS技术低压LNA实现

Jacek Gradzki, T. Borejko, W. Pleskacz
{"title":"用于多标准GNSS的90纳米CMOS技术低压LNA实现","authors":"Jacek Gradzki, T. Borejko, W. Pleskacz","doi":"10.1109/DDECS.2009.5012103","DOIUrl":null,"url":null,"abstract":"In this paper, two topologies of CMOS low noise amplifiers (LNAs) have been simulated. The inductively degenerated cascode (LC), which achieves high gain and low noise figure (NF), and folded cascode (FC), which can work with ultra low supply voltage, were considered. LNAs were optimized for a GPS/Galileo receiver using UMC 90 nm CMOS technology. Chosen circuits demonstrate a gain of 16.42 dB and 17.27 dB, consuming current 2.492 mA and 3.093 mA, showing NF 1.881 dB and 1.914 dB, third order input interception point (IIP3) −14.99 dBm and −13.3 dBm, input referred 1-dB compression point (Pin-1) −29 dBm and −29.47 dBm for inductively degenerated cascode and folded cascode respectively. Both input return loss (S11) and output return loss (S22) are below −40 dB. For these circuits supply voltage is 0.6 V and die area equals 0.33 mm2.","PeriodicalId":6325,"journal":{"name":"2009 12th International Symposium on Design and Diagnostics of Electronic Circuits & Systems","volume":"20 1","pages":"78-83"},"PeriodicalIF":0.0000,"publicationDate":"2009-04-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Low voltage LNA implementations in 90 nm CMOS technology for multistandard GNSS\",\"authors\":\"Jacek Gradzki, T. Borejko, W. Pleskacz\",\"doi\":\"10.1109/DDECS.2009.5012103\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, two topologies of CMOS low noise amplifiers (LNAs) have been simulated. The inductively degenerated cascode (LC), which achieves high gain and low noise figure (NF), and folded cascode (FC), which can work with ultra low supply voltage, were considered. LNAs were optimized for a GPS/Galileo receiver using UMC 90 nm CMOS technology. Chosen circuits demonstrate a gain of 16.42 dB and 17.27 dB, consuming current 2.492 mA and 3.093 mA, showing NF 1.881 dB and 1.914 dB, third order input interception point (IIP3) −14.99 dBm and −13.3 dBm, input referred 1-dB compression point (Pin-1) −29 dBm and −29.47 dBm for inductively degenerated cascode and folded cascode respectively. Both input return loss (S11) and output return loss (S22) are below −40 dB. For these circuits supply voltage is 0.6 V and die area equals 0.33 mm2.\",\"PeriodicalId\":6325,\"journal\":{\"name\":\"2009 12th International Symposium on Design and Diagnostics of Electronic Circuits & Systems\",\"volume\":\"20 1\",\"pages\":\"78-83\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-04-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 12th International Symposium on Design and Diagnostics of Electronic Circuits & Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DDECS.2009.5012103\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 12th International Symposium on Design and Diagnostics of Electronic Circuits & Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DDECS.2009.5012103","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文对两种CMOS低噪声放大器的拓扑结构进行了仿真。考虑了实现高增益和低噪声系数的电感退化级联码(LC)和可在超低电源电压下工作的折叠级联码(FC)。lna采用UMC 90纳米CMOS技术,针对GPS/Galileo接收机进行了优化。所选电路的增益分别为16.42 dB和17.27 dB,消耗电流分别为2.492 mA和3.093 mA,显示NF分别为1.881 dB和1.914 dB,三阶输入截获点(IIP3)分别为- 14.99 dBm和- 13.3 dBm,输入参考1-dB压缩点(Pin-1)分别为- 29 dBm和- 29.47 dBm。输入回波损耗(S11)和输出回波损耗(S22)均低于−40 dB。对于这些电路,电源电压为0.6 V,芯片面积为0.33 mm2。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Low voltage LNA implementations in 90 nm CMOS technology for multistandard GNSS
In this paper, two topologies of CMOS low noise amplifiers (LNAs) have been simulated. The inductively degenerated cascode (LC), which achieves high gain and low noise figure (NF), and folded cascode (FC), which can work with ultra low supply voltage, were considered. LNAs were optimized for a GPS/Galileo receiver using UMC 90 nm CMOS technology. Chosen circuits demonstrate a gain of 16.42 dB and 17.27 dB, consuming current 2.492 mA and 3.093 mA, showing NF 1.881 dB and 1.914 dB, third order input interception point (IIP3) −14.99 dBm and −13.3 dBm, input referred 1-dB compression point (Pin-1) −29 dBm and −29.47 dBm for inductively degenerated cascode and folded cascode respectively. Both input return loss (S11) and output return loss (S22) are below −40 dB. For these circuits supply voltage is 0.6 V and die area equals 0.33 mm2.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信