高介电常数对不同接平面结构双栅极UTBB SOI mosfet数字模拟性能的影响

N. Othman, M. Arshad, S. Sabki, U. Hashim
{"title":"高介电常数对不同接平面结构双栅极UTBB SOI mosfet数字模拟性能的影响","authors":"N. Othman, M. Arshad, S. Sabki, U. Hashim","doi":"10.1109/RSM.2015.7354984","DOIUrl":null,"url":null,"abstract":"In this work, we investigate the impact of using different gate dielectric materials i.e HfO<sub>2</sub> and Si<sub>3</sub>N<sub>4</sub> as compared to the conventional SiO<sub>2</sub> with equivalent oxide thickness (EOT) of 1.2 nm on the digital and analog performance of UTBB SOI MOSFETs of 10 nm gate length with different ground plane (GP) structures under the double-gate (DG) operation-mode by numerical simulations. It is found that Si<sub>3</sub>N<sub>4</sub> provides good digital and analog performance in terms of lower DIBL and higher voltage gain, A<sub>v</sub>. Meanwhile, GP-A structure which employed p+ doping under the source and drain regions beneath the BOX is able to provide not only high A<sub>v</sub> but also a stable gain throughout the frequency range as compared to other GP structures. Thus, the configuration of GP-A structure with Si<sub>3</sub>N<sub>4</sub> as the high-k materials is proposed for the design of analog and RF circuits.","PeriodicalId":6667,"journal":{"name":"2015 IEEE Regional Symposium on Micro and Nanoelectronics (RSM)","volume":"2 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2015-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Impact of high-k dielectric on the digital and analog performance on emulation of double-gate UTBB SOI MOSFETs with different ground plane structures\",\"authors\":\"N. Othman, M. Arshad, S. Sabki, U. Hashim\",\"doi\":\"10.1109/RSM.2015.7354984\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this work, we investigate the impact of using different gate dielectric materials i.e HfO<sub>2</sub> and Si<sub>3</sub>N<sub>4</sub> as compared to the conventional SiO<sub>2</sub> with equivalent oxide thickness (EOT) of 1.2 nm on the digital and analog performance of UTBB SOI MOSFETs of 10 nm gate length with different ground plane (GP) structures under the double-gate (DG) operation-mode by numerical simulations. It is found that Si<sub>3</sub>N<sub>4</sub> provides good digital and analog performance in terms of lower DIBL and higher voltage gain, A<sub>v</sub>. Meanwhile, GP-A structure which employed p+ doping under the source and drain regions beneath the BOX is able to provide not only high A<sub>v</sub> but also a stable gain throughout the frequency range as compared to other GP structures. Thus, the configuration of GP-A structure with Si<sub>3</sub>N<sub>4</sub> as the high-k materials is proposed for the design of analog and RF circuits.\",\"PeriodicalId\":6667,\"journal\":{\"name\":\"2015 IEEE Regional Symposium on Micro and Nanoelectronics (RSM)\",\"volume\":\"2 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE Regional Symposium on Micro and Nanoelectronics (RSM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RSM.2015.7354984\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE Regional Symposium on Micro and Nanoelectronics (RSM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RSM.2015.7354984","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在这项工作中,我们通过数值模拟研究了在双栅极(DG)工作模式下,使用不同栅极介电材料(HfO2和Si3N4)与传统等效氧化厚度(EOT)为1.2 nm的SiO2相比,对10 nm栅极长度、不同接平面(GP)结构的UTBB SOI mosfet的数字和模拟性能的影响。发现Si3N4在较低的DIBL和较高的电压增益Av方面具有良好的数字和模拟性能。同时,与其他GP结构相比,在BOX下面的源极和漏极区掺杂p+的GP- a结构不仅能够提供高Av,而且在整个频率范围内具有稳定的增益。因此,提出了以Si3N4为高k材料的GP-A结构配置,用于模拟电路和射频电路的设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Impact of high-k dielectric on the digital and analog performance on emulation of double-gate UTBB SOI MOSFETs with different ground plane structures
In this work, we investigate the impact of using different gate dielectric materials i.e HfO2 and Si3N4 as compared to the conventional SiO2 with equivalent oxide thickness (EOT) of 1.2 nm on the digital and analog performance of UTBB SOI MOSFETs of 10 nm gate length with different ground plane (GP) structures under the double-gate (DG) operation-mode by numerical simulations. It is found that Si3N4 provides good digital and analog performance in terms of lower DIBL and higher voltage gain, Av. Meanwhile, GP-A structure which employed p+ doping under the source and drain regions beneath the BOX is able to provide not only high Av but also a stable gain throughout the frequency range as compared to other GP structures. Thus, the configuration of GP-A structure with Si3N4 as the high-k materials is proposed for the design of analog and RF circuits.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信