{"title":"组合有限状态机在不同厂商芯片上实现的比较分析","authors":"S. Hrushko, I. Zeleneva, G. Kirichek, A. Timenko","doi":"10.1109/PICST47496.2019.9061295","DOIUrl":null,"url":null,"abstract":"Certain ways of combined finite state mashine implementing on chips of different architectures and manufacturers are considered. Each discussed method allows achieving a certain reduction of hardware amount in the control device logic circuit. The aim of studies is to define the range of efficiency for each method correspondently to chips of the top manufactorers – Xilinx, Altera/Intel, Microsemi. The studies were conducted on chips of different series. Analysis of the experimental results is proposed and it may be used as a tip in practice of control unit design and optimization.","PeriodicalId":6764,"journal":{"name":"2019 IEEE International Scientific-Practical Conference Problems of Infocommunications, Science and Technology (PIC S&T)","volume":"20 1","pages":"25-28"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Comparative Analysis of Combined Finite State Machine Implementation on Chips of Different Manufacturers\",\"authors\":\"S. Hrushko, I. Zeleneva, G. Kirichek, A. Timenko\",\"doi\":\"10.1109/PICST47496.2019.9061295\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Certain ways of combined finite state mashine implementing on chips of different architectures and manufacturers are considered. Each discussed method allows achieving a certain reduction of hardware amount in the control device logic circuit. The aim of studies is to define the range of efficiency for each method correspondently to chips of the top manufactorers – Xilinx, Altera/Intel, Microsemi. The studies were conducted on chips of different series. Analysis of the experimental results is proposed and it may be used as a tip in practice of control unit design and optimization.\",\"PeriodicalId\":6764,\"journal\":{\"name\":\"2019 IEEE International Scientific-Practical Conference Problems of Infocommunications, Science and Technology (PIC S&T)\",\"volume\":\"20 1\",\"pages\":\"25-28\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 IEEE International Scientific-Practical Conference Problems of Infocommunications, Science and Technology (PIC S&T)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PICST47496.2019.9061295\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE International Scientific-Practical Conference Problems of Infocommunications, Science and Technology (PIC S&T)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PICST47496.2019.9061295","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Comparative Analysis of Combined Finite State Machine Implementation on Chips of Different Manufacturers
Certain ways of combined finite state mashine implementing on chips of different architectures and manufacturers are considered. Each discussed method allows achieving a certain reduction of hardware amount in the control device logic circuit. The aim of studies is to define the range of efficiency for each method correspondently to chips of the top manufactorers – Xilinx, Altera/Intel, Microsemi. The studies were conducted on chips of different series. Analysis of the experimental results is proposed and it may be used as a tip in practice of control unit design and optimization.