一种50 GHz h波段高线性FMCW雷达芯片组

Christopher M. Grotsch, B. Schoch, S. Wagner, I. Kallfass
{"title":"一种50 GHz h波段高线性FMCW雷达芯片组","authors":"Christopher M. Grotsch, B. Schoch, S. Wagner, I. Kallfass","doi":"10.1109/mwsym.2019.8700906","DOIUrl":null,"url":null,"abstract":"In this paper we present a transmit and receive MMIC for FMCW radar. The transmitter consisting of a frequency multiplier-by-three and a power amplifier featuring a high output power of 7 dBm with a 60 GHz 3-dB RF-bandwidth. The receiver is designed to be highly linear over a LO and RF bandwidth from 235 to 285 GHz. It employs a frequency tripler and a power amplifier as driver stage for a passive I/Q downconverter which enables an image reject architecture. To ensure linear operation and improve the overall receiver noise an input amplifier stage with an input referred 1-dB compression point exceeding -3 dBm is also integrated. The chipset is realized in a 35 nm metamorphic high electron mobility transistor technology.","PeriodicalId":6720,"journal":{"name":"2019 IEEE MTT-S International Microwave Symposium (IMS)","volume":"1 1","pages":"646-649"},"PeriodicalIF":0.0000,"publicationDate":"2019-06-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A Highly Linear FMCW Radar Chipset in H-Band with 50 GHz Bandwidth\",\"authors\":\"Christopher M. Grotsch, B. Schoch, S. Wagner, I. Kallfass\",\"doi\":\"10.1109/mwsym.2019.8700906\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper we present a transmit and receive MMIC for FMCW radar. The transmitter consisting of a frequency multiplier-by-three and a power amplifier featuring a high output power of 7 dBm with a 60 GHz 3-dB RF-bandwidth. The receiver is designed to be highly linear over a LO and RF bandwidth from 235 to 285 GHz. It employs a frequency tripler and a power amplifier as driver stage for a passive I/Q downconverter which enables an image reject architecture. To ensure linear operation and improve the overall receiver noise an input amplifier stage with an input referred 1-dB compression point exceeding -3 dBm is also integrated. The chipset is realized in a 35 nm metamorphic high electron mobility transistor technology.\",\"PeriodicalId\":6720,\"journal\":{\"name\":\"2019 IEEE MTT-S International Microwave Symposium (IMS)\",\"volume\":\"1 1\",\"pages\":\"646-649\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-06-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 IEEE MTT-S International Microwave Symposium (IMS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/mwsym.2019.8700906\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE MTT-S International Microwave Symposium (IMS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/mwsym.2019.8700906","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文提出了一种用于FMCW雷达的收发MMIC。该发射机由一个三倍频乘器和一个功率放大器组成,具有7 dBm的高输出功率,60 GHz 3db rf带宽。接收机被设计成在LO和RF带宽范围为235至285 GHz的高度线性。它采用三倍频器和功率放大器作为无源I/Q下变频器的驱动级,使图像抑制架构成为可能。为了确保线性运行并改善整体接收器噪声,还集成了输入参考1-dB压缩点超过-3 dBm的输入放大器级。该芯片组采用35nm的高电子迁移率晶体管技术实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Highly Linear FMCW Radar Chipset in H-Band with 50 GHz Bandwidth
In this paper we present a transmit and receive MMIC for FMCW radar. The transmitter consisting of a frequency multiplier-by-three and a power amplifier featuring a high output power of 7 dBm with a 60 GHz 3-dB RF-bandwidth. The receiver is designed to be highly linear over a LO and RF bandwidth from 235 to 285 GHz. It employs a frequency tripler and a power amplifier as driver stage for a passive I/Q downconverter which enables an image reject architecture. To ensure linear operation and improve the overall receiver noise an input amplifier stage with an input referred 1-dB compression point exceeding -3 dBm is also integrated. The chipset is realized in a 35 nm metamorphic high electron mobility transistor technology.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信